**Product Data Sheet** - This document provides electrical specifications for S32M2xx. Supports S32M244, S32M243, S32M274, S32M276, S32M242 and S32M241. - For functional characteristics and the programming model, see S32M24x and S32M27x Reference Manuals. ### 1 About the document This document is divided into four main parts: - Sections in the first set contain information that applies to the S32M27x and S32M24x System in Package (SIP) devices. These includes from section 2 to section 7 and section 11 and 12. - 2. Sections in the second set are applicable to "Application extension" Subsytem, hence applies to both S32M24x and S32M27x, this includes section 8 and its sub-sections. - 3. Sections in the third set are applicable to S32M27x MCU, this includes section 9 and its sub-sections. - 4. Sections in the fourth set are applicable to S32M24x MCU, this includes section 10 and its sub-sections. ### 2 Introduction S32M2 is a family of integrated solutions based on ARM Cortex M microcontroller cores that closely resemble NXP's S32K MCU products with the addition of high voltage analog features. The commonality between S32M2 and S32K, be that hardware or supporting software and firmware, results in a combined portfolio with scalability between general purpose MCUs and integrated solutions. Building on S32K System on Chip (SoC) microcontrollers, S32M2's System in Package (SiP) integrates automotive qualified and application-focused capabilities like voltage-regulators operating directly from a car battery, physical communications interfaces (LIN, CXPI, or CAN FD), and MOSFET Gate pre-drivers for motor control. With attention to cost at the system level, S32M2 integrates voltage regulators, pulse-width modulators, analog to digital converters, timers, non-volatile memory and more to reduce overall component count and reduce board space. This document covers, S32M24x and S32M27x families, both targeting motor control for a single BLDC/PMSM motor or up to three Brushed DC motors. Communication is over LIN, CXPI, or CAN FD directly with the included physical interfaces. The main attributes of devices within the sub-family are: - Built-in voltage regulation and protection to run directly from a reverse-battery protected 12V car battery supply. - 5V voltage output to supply power to an external component like hall sensor. - · LIN, CXPI or CAN-FD physical interface for direct connection to the communications bus without an external phy. - Arm Cortex M4 processors with Floating Point running up to 80MHz or Arm Cortex M7 processors with Floating Point running up to 120 MHz. - · Non-volatile program memory from 128KB to 1MB. - Integrated gate driver for up to 6 external power MOSFETs for BLDC or PMSM motor drive applications. - · 64-pin LQFP-EP Package. ## 3 Block diagram The following figures shows block diagram of the S32M24x and S32M27x family. On the left side is the MCU and on the right side is the AE. The SiP boundary is the bold dashed line. The diagram shows typical external components required for a 3-phase motor control application with single-shunt current sensing. ## 4 Feature comparison The following tables shows feature comparison between different devices from the S32M2 family. For each part number, there are two different options, with either a CAN-FD physical layer or a LIN physical layer, compatible with CXPI. For certain peripherals (for example, UART, I2C, SPI, or EMIOS) the amount of channels available in each package option is indicated in the table with "CAN" or "LIN". See the Ordering Information section. Table 1. S32M24x Feature comparison | | Feature description | S32M241 | S32M242 | S32M243 | S32M244 | |--------|--------------------------|--------------------|--------------------|--------------------|--------------------| | System | Core and Frequency | Arm<br>CM4F @80MHz | Arm<br>CM4F @80MHz | Arm<br>CM4F @80MHz | Arm<br>CM4F @80MHz | | | ISO 26262 | ASIL - B | ASIL - B | ASIL - B | ASIL - B | | | Operating<br>Temperature | Grade 1 | Grade 1 | Grade 0 | Grade 0 | | | HW<br>Security Options | CSEc | CSEc | CSEc | CSEc | | Memory | Program<br>flash memory | 128 kB | 256 kB | 256 kB | 512 kB | Table continues on the next page... Table 1. S32M24x Feature comparison...continued | | Feature description | S32M241 | S32M242 | S32M243 | S32M244 | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------| | | SRAM | 32 kB | 32 kB | 32 kB | 64 kB | | | Data flash memory | 4 kB (FlexRAM) /<br>64 kB (Dflash) | 4 kB (FlexRAM) /<br>64 kB (Dflash) | 4 kB (FlexRAM) /<br>64 kB (Dflash) | 4 kB (FlexRAM) /<br>64 kB (Dflash) | | Timer | PWM and Logic<br>Control <sup>1 2</sup> | 4x 16-bit FlexTimer | 4x 16-bit FlexTimer | 4x 16-bit FlexTimer | 4x 16-bit FlexTimer | | | Other Timers | LPIT, LPTMR, RTC | LPIT, LPTMR, RTC | LPIT, LPTMR, RTC | LPIT, LPTMR, RTC | | Analog | External ADC channels <sup>3</sup> | 2x ADC 12bits | 2x ADC 12bits | 2x ADC 12bits | 2x ADC 12bits | | | ADC Trigger control / delay | 2x PDB | 2x PDB | 2x PDB | 2x PDB | | | SRAM Data flash memory PWM and Logic Control 1 2 Other Timers External ADC channels3 ADC Trigger control / delay Comparator 8- bit DAC UART/LIN4 I2C, SPI5 CAN (CAN-FD)6 FlexIO (configurable as UART, SPI, I2C, I2S) Integrated 12V regulator Supply for external loads Physical Interface option 4,6 MOSFET Gate Driver Unit (GDU) 1,3 Temperature sensor3 High Voltage Input , Battery monitor3 Current Sense3 Debug & Trace SW Watchdog | 1x | 1x | 1x | 1x | | Communication | UART/LIN <sup>4</sup> | 1x | 1x | 1x | 1x | | | I2C, SPI <sup>5</sup> | 1x LPSPI, 1x LPI2C | 1x LPSPI, 1x LPI2C | 2x LPSPI, 1x LPI2C | 2x LPSPI, 1x LPI2C | | | CAN (CAN-FD) <sup>6</sup> | 1x CAN-FD | 1x CAN-FD | 1x CAN-FD | 1x CAN-FD | | | (configurable as UART, SPI, | 1x 7ch | 1x 7ch | 1x 7ch | 1x 7ch | | Integrated components | | Yes | Yes | Yes | Yes | | | 1 | 5V (30mA) | 5V (30mA) 5V (30mA) | | 5V (30mA) | | | | 1x (LIN or CXPI or<br>CAN FD) | 1x (LIN or CXPI or<br>CAN FD) | 1x (LIN or CXPI or<br>CAN FD) | 1x (LIN or CXPI or<br>CAN FD) | | | Gate Driver | 6 ch (3 ph) | 6 ch (3 ph) | 6 ch (3 ph) | 6 ch (3 ph) | | | | Yes | Yes | Yes | Yes | | | - | 1x HVI, 1x VM | 1x HVI, 1x VM | 1x HVI, 1x VM | 1x HVI, 1x VM | | | Current Sense <sup>3</sup> | 1x DPGA | 1x DPGA | 1x DPGA | 1x DPGA | | Other | Debug & Trace | SWD, JTAG | SWD, JTAG | SWD, JTAG | SWD, JTAG | | | SW Watchdog | 1x | 1x | 1x | 1x | | | External<br>Watchdog Monitor | 1x | 1x | 1x | 1x | Table 1. S32M24x Feature comparison...continued | Feature description | S32M241 | S32M242 | S32M243 | S32M244 | |----------------------------------|----------------|----------------|----------------|----------------| | Package Options<br>(Exposed Pad) | 64-pin LQFP-EP | 64-pin LQFP-EP | 64-pin LQFP-EP | 64-pin LQFP-EP | - 1. Six channels of the FTM3 are internally connected for the PWM signals on GDU. - The number of timer channels available on external pins depends on the package option (CAN or LIN). For the actual IO mapping, see the IOMUX file attached to the S32M24x Reference Manual. - 3. The number of ADC channels available on external pins depends on the package option (CAN or LIN). For the actual ADC mapping, see the IOMUX file attached to the S32M24x Reference Manual. Additionally, there are six ADC channels that are internally connected for: current sense from DPGA, DC link voltage monitoring, phase voltage measurement, and HVM connections (high voltage Input, VSUP sense, temperature sensor). - 4. There are two UART/LIN modules in S32M24x. On LIN variants, LPUART1 is internally connected to LIN/CXPI PHY. - 5. There are two SPI modules in S32M242 and S32M241, and three SPI modules in S32M244 and S32M243. LPSPI1 is dedicated to internal configuration and communication. - 6. There is one CAN module in S32M24x. On CAN variant, CAN0 is internally connected to CAN FD PHY for CAN FD communication. Table 2. S32M27x Feature comparison | | Feature description | S32M274 | S32M276 | |---------------|------------------------------------|---------------------------------|---------------------------------| | System | Core & Frequency | Arm CM7F @ 120 MHz | Arm CM7F @ 120 MHz | | | ISO 26262 | ASIL-B | ASIL-B | | | Operating Temperature | Grade 1 | Grade 1 | | | HW Security | HSE-B | HSE-B | | Memory | Program flash memory | 512 kB | 1 MB | | | SRAM | 112 kB SRAM including 96 kB TCM | 128 kB SRAM including 96 kB TCM | | | Data flash memory | 64 kB (D Flash) | 64 kB (D Flash) | | Timers | PWM and Logic Control <sup>1</sup> | 2x EMIOS | 2x EMIOS | | | | CAN: 15ch+5ch | CAN: 15ch+5ch | | | | LIN: 16ch+6ch | LIN: 16ch+6ch | | | | 2x LCU | 2x LCU | | | Other Timers | 2x PIT, 1x STM | 2x PIT, 1x STM | | Analog | External ADC channels <sup>2</sup> | 2x ADC 15bit | 2x ADC 15bit | | | ADC trigger control/delay | 1x BCTU | 1x BCTU | | | Comparator with 8-bit DAC | 2x | 2x | | Communication | UART / LIN <sup>3</sup> | CAN: 2x LPUART, | CAN: 2x LPUART, | | | | LIN: 3x LPUART | LIN: 3x LPUART | | | I2C, SPI <sup>4</sup> | CAN: 1x LPSPI, 1x LPI2C | CAN: 1x LPSPI, 1x LPI2C | | | | LIN: 2x LPSPI, 1x LPI2C | LIN: 2x LPSPI, 1x LPI2C | | | CAN (CAN-FD) <sup>5</sup> | CAN: 2x CAN-FD | CAN: 2x CAN-FD | Table continues on the next page... Table 2. S32M27x Feature comparison...continued | | Feature description | S32M274 | S32M276 | |-----------------------|-----------------------------------------------------|----------------------------|----------------------------| | | | LIN: 3x CAN-FD | LIN: 3x CAN-FD | | | FlexIO (configurable as UART, SPI, I2C, I2S) | 1x 9ch | 1x 9ch | | Integrated components | Integrated 12- V regulator | Yes | Yes | | | Supply for external loads | 5V (30 mA) | 5V (30 mA) | | | Physical Interface option <sup>3,5</sup> | 1x (LIN or CXPI or CAN FD) | 1x (LIN or CXPI or CAN FD) | | | MOSFET Gate Driver<br>Unit (GDU) <sup>1,2</sup> | 6ch (3- phase) | 6ch (3- phase) | | | Temperature Sensor <sup>2</sup> | Yes | Yes | | | High Voltage Input,<br>Battery Monitor <sup>2</sup> | 1x HVI, 1x VM | 1x HVI, 1x VM | | | Current Sense <sup>2</sup> | 1x DPGA | 1x DPGA | | Other | Debug & Trace | SWD, JTAG | SWD, JTAG | | | SW Watchdog | 1x | 1x | | | External Watchdog Monitor | 1x | 1x | | Package | Exposed Pad | 64-pin LQFP-EP | 64-pin LQFP-EP | - 1. Six outputs of the LCU are internally connected for the PWM signals on GDU. - 2. Additionally, there are six ADC channels that are internally connected for: current sense from DPGA, DC link voltage monitoring, phase voltage measurement, and HVM connections (high voltage Input, VSUP sense, temperature sensor). - 3. There are four UART/LIN modules in S32M27x. On LIN variants, LPUART1 is internally connected to LIN/CXPI PHY. - 4. There are four LPSPI modules in S32M27x, listing only modules with external pins available. LPSPI1 is dedicated to internal configuration and communication. - 5. There are three CAN modules in S32M27x. On CAN variant, CAN0 is internally connected to CAN FD PHY for CAN FD communication. ## 5 Ordering information Figure 3. Ordering information Table 3. Part number information | Product family | Fab/Mask<br>revision<br>ordering code | MCU mask revision | Analog die<br>mask revision | Notes | |----------------|---------------------------------------|-------------------|-----------------------------|-----------------------------| | S32M241/ | ТО | 0N33V | 0P73G | Pre-production samples only | | S32M242 | AB | 0N33V | 0P69K | - | | S32M243/ | T0 | 0P64A | 0P73G | Pre-production samples only | | S32M244 | AB | 0P64A | 0P69K | - | | S32M274/ | T0 | 0P98C | 0P73G | Pre-production samples only | | S32M276 | AB | 0P98C | 0P69K | - | ### 6 General ### 6.1 Absolute maximum ratings ### NOTE Absolute maximum ratings are stress ratings only, and functional operation at the maximum values is not guaranteed. See footnotes in the following table for specific conditions. For the functional operating conditions see the DC electrical characteristics section "Voltage and current operating requirements". All voltages are referred to VSS unless otherwise specified. All the limits defined in the datasheet specification must be honored together and any violation to any one or more will not guarantee desired operation. Stress beyond the listed maximum values may affect device reliability or cause permanent damage to the device. Unless otherwise specified, all maximum and minimum values in the datasheet are across process, voltage, and temperature. #### **CAUTION** When the MCU is in an unpowered state, current injected through the chip pins may bias internal chip structures (for example, ESD diodes) and incorrectly power up these internal structures through inadvertent paths. The presence of such residual voltage may influence different chip-internal blocks in an unpredictable manner and may ultimately result in unpredictable chip behavior (for example, POR flag not set). Once in the illegal state, powering up the chip further and then applying reset will clear the illegal state. Injection current specified for the chip under the aspect of absolute maximum ratings represent the capability of the internal circuitry to withstand such condition without causing physical damage. Functional operation of the chip under conditions specified as absolute maximum ratings is not implied. Table 4. Absolute maximum ratings | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|--------------------------------------------------|------|-----|-----------|------|-----------|----------------| | VSUP | Voltage regulator and LINPHY supply voltage | -0.3 | _ | 42 | V | _ | _ | | VLIN | DC voltage on LIN | -32 | _ | 42 | V | _ | _ | | VCANH, VCANL | DC voltage on CANH and CANL | -32 | _ | 40 | V | _ | _ | | VHVI | DC voltage on HVI pin HVI0 <sup>1</sup> | -32 | _ | 42 | V | _ | _ | | VHD | MOSFET pre-driver high-side drain voltage | -0.3 | _ | 42 | V | _ | _ | | VVLS_OUT | MOSFET pre-driver supply, internally generated | -0.3 | _ | 12 | V | _ | _ | | VVBSx | MOSFET pre-driver bootstrap capacitor connection | -0.3 | _ | VHSx + 12 | V | _ | _ | | VHGx | MOSFET pre-driver high-side gate <sup>2</sup> | -2 | _ | VHSx + 12 | V | _ | _ | Table continues on the next page... All information provided in this document is subject to legal disclaimers. S32M2vv Data Sheet Table 4. Absolute maximum ratings...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------------------------------------------------------------|------|-----|-----|------|-----------|----------------| | VHSx | MOSFET pre-driver high-side source | -2 | | 42 | V | _ | _ | | VHSx | MOSFET pre-driver high-side source, negative pulse of up to 100ns <sup>3</sup> | -7 | _ | _ | V | _ | _ | | VLGx | MOSFET pre-driver low-side gate <sup>2</sup> | -2 | _ | 12 | V | _ | _ | | VLSx | MOSFET pre-driver low-side source | -2 | _ | 10 | V | _ | _ | | VLSx | MOSFET pre-driver low-side source, negative pulse of up to 100ns <sup>3</sup> | -7 | _ | _ | V | _ | - | | VCP | MOSFET pre-driver charge pump driver output | -0.3 | _ | 12 | V | _ | _ | | VCP1 | MOSFET pre-driver charge pump charge & discharge node | -0.3 | _ | 55 | V | _ | _ | | VVCP | MOSFET pre-driver charge pump output voltage | -0.3 | _ | 55 | V | _ | _ | | VBST | MOSFET pre-driver boost converter connection | -0.3 | _ | 42 | V | _ | _ | | VDDC | CAN-FD PHY supply, internally generated | -0.3 | _ | 6 | V | _ | _ | | VAMPP | DPGA amplifier non-inverting input voltage | -0.3 | _ | 6 | V | _ | _ | | VAMPP | DPGA amplifier<br>non-inverting input<br>voltage, negative<br>pulse of up to 1us <sup>4</sup> | -7 | - | _ | V | _ | _ | | VAMPM | DPGA amplifier inverting input voltage | -0.3 | - | 6 | V | _ | _ | | VAMPM | DPGA amplifier inverting input | -7 | _ | _ | V | _ | _ | S32M2vv Data Sheet Table 4. Absolute maximum ratings...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------|-------------------------------------------------------------------------------------------------------------|------|-----|------|------|-----------|----------------| | | voltage, negative pulse of up to 1us <sup>4</sup> | | | | | | | | VAMPOUT | DPGA amplifier output voltage | -0.3 | _ | 6 | V | _ | _ | | VVPRE | VPRE internally<br>generated pre-<br>regulation stage | -0.3 | | 7.5 | V | _ | _ | | VGCTL | Voltage regulator ballast connection | -0.3 | _ | 42 | V | _ | _ | | VSUP - VGCTL | VSUP to GCTL differential voltage <sup>5</sup> | -0.3 | _ | 5 | V | _ | _ | | VDD_AE10 | 3.3V/5V regulated voltage for MCU supply | -0.3 | _ | 5.8 | V | _ | _ | | VDD, VDDA | MCU I/O and<br>analog supply<br>voltages (S32M24x<br>devices) <sup>6,7</sup> | -0.3 | _ | 5.8 | V | _ | _ | | VREFH | ADC high reference<br>voltage (S32M24x<br>devices) <sup>6</sup> | -0.3 | _ | 5.8 | V | _ | _ | | VGPIO_DC | Continuous DC<br>Voltage on any MCU<br>I/O pin (S32M24x<br>devices) <sup>8</sup> | -0.8 | _ | 5.8 | V | _ | _ | | VGPIO_<br>TRANSIENT | Transient overshoot voltage allowed on MCU I/O pin beyond the VGPIO_DC limit (S32M24x devices) <sup>9</sup> | _ | _ | 6.8 | V | _ | _ | | VDD_HV_A | MCU I/O and<br>analog supply<br>voltage (S32M27x<br>devices) 10,11 | -0.3 | _ | 6 | V | _ | _ | | V25 | Flash memory<br>supply (2.5 V),<br>internally regulated<br>(S32M27x devices) | -0.3 | _ | 2.9 | V | _ | - | | V11 | Core logic<br>voltage supply<br>(1.1 V), internally | -0.3 | - | 1.26 | V | _ | _ | Table 4. Absolute maximum ratings...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------|-----------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|-----------|----------------| | | regulated (S32M27x devices) | | | | | | | | VREFH | ADC high reference<br>voltage (S32M27x<br>devices) <sup>10</sup> | -0.3 | _ | 6 | V | _ | _ | | VGPIO_trans | Transient<br>overshoot voltage<br>allowed on MCU<br>I/O pin (S32M27x<br>devices) 10,12 | _ | _ | 6 | V | | _ | | IINJPAD_DC_ABS | Continuous DC input<br>current (positive<br>or negative) that can<br>be injected into an<br>MCU I/O pin <sup>13</sup> | -3 | _ | 3 | mA | _ | _ | | IINJSUM_DC_ABS | Sum of absolute<br>value of injected<br>currents on all MCU<br>I/O pins (continuous<br>DC limit) 14 | _ | _ | 30 | mA | | _ | | VDDE | DC voltage on<br>VDDE pin | -0.3 | _ | 6 | V | _ | _ | - 1. Negative range is applicable only with external 10Kohm series resistor. Otherwise, the HVI input pin voltage range is limited to -0.3V < VHVI < 42V. - 2. Negative DC voltages on the High-Side Gate (HGx) pins and Low-Side Gate (LGx) pins are only possible when the corresponding High-Side or Low-Side source pins are at a similar negative voltage. The DC differential voltage on the pre-driver pins must be higher or equal to -0.3V and may not exceed 12V: High-side drivers: 12V ≥ (HGx HSx) ≥ -0.3V; Low-side drivers: 12V ≥ (LGx LSx) ≥ -0.3V. - 3. Negative limit is applicable only for pulsed operation. - 4. Negative range is applicable only with external series resistor populated, R ≥ 2.34KOhm. - 5. If the GCTL pin is not used, it must be left unconnected. - 6. The supply should be kept in operating conditions and once out of operating conditions, the device should be either reset or powered off. Operation with supply between 5.5 V and 5.8 V not in reset condition is allowed for 60 seconds cumulative over lifetime, the part will operate with reduced functionality. Operation with supply between 5.5 V and 5.8 V but held in reset condition by external circuit is allowed for 10 hours cumulative over lifetime. - 7. For S32M24x devices, VDD\_AE10, VDD and VDDA must be shorted to a common source on PCB. - 8. While respecting the maximum current injection limit. - 9. 60 seconds lifetime; device in reset (no outputs enabled/toggling) - 10, 6.0 V maximum for 10 hours over lifetime: 7.0 V maximum for 60 seconds over lifetime. - 11. For S32M27x devices, VDD\_AE10 and VDD\_HV\_A must be shorted to a common source on PCB. - 12. Absolute max rating must be honored under all conditions, including current injection. - 13. When input pad voltage levels are close to the supply (VDD or VDD\_HV\_A) or VSS, practically no current injection is possible. - 14. All MCU digital I/O pins are internally clamped to VSS and VDD or VDDA (S32M24x devices), or VSS and VDD\_HV\_A (S32M27x devices). NOTE All VSS or ground pins and the exposed pad must be connected in a common and single reference in the PCB. S32M2xx All information provided in this document is subject to legal disclaimers. ## 6.2 Voltage and current operating requirements This section describes the operating conditions of the device. All voltages are referred to VSS unless otherwise specified. Typical conditions assumes the MCU supply (for S32M24x devices: VDD and VDDA, for S32M27x devices: VDD\_VHV\_A) and the ADC reference high voltage (VREFH) at 5 V, temperature = 25 °C and typical silicon process unless otherwise stated. | NOTE | |--------------------------------------------------------------------------------------------------------------------------------------| | Please refer to the temperature rating of the device with regards to the ambient temperature (TA) and the junction temperature (TJ). | | NOTE | | NOTE | | Device functionality is guaranteed down to the LVR assert level, however electrical performance of 12-bit ADC, | | CMP with 8-bit DAC, IO electrical characteristics, and communication modules electrical characteristics will be | | degraded when voltage drops below the minimum supply voltage. | Table 5. Voltage and current operating requirements | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|-------------------------------------------------------------------------------|------|------------|---------------|------|-----------|----------------| | VSUP | Voltage regulator<br>and LINPHY supply<br>voltage <sup>1</sup> | 3.5 | 12 | 40 | V | _ | _ | | VDD_AE10 | Main MCU, I/O<br>and analog supply<br>voltage, internally<br>generated | 3.13 | 3.3 or 5.0 | 5.5 | V | _ | _ | | VDD - VDDA | VDD-to-VDDA<br>differential voltage<br>(S32M24x devices) <sup>2</sup> | -0.1 | _ | 0.1 | V | _ | _ | | VREFH | ADC high reference voltage (S32M242, S32M241 devices) <sup>3</sup> | 2.7 | 3.3 or 5.0 | VDDA +<br>0.1 | V | _ | _ | | VREFH | ADC high reference voltage (S32M244, S32M243 devices) <sup>3</sup> | 3.13 | 3.3 or 5.0 | VDDA +<br>0.1 | V | _ | _ | | VREFH | ADC high reference voltage (S32M27x devices) <sup>3</sup> | 2.97 | 3.3 or 5.0 | 5.5 | V | _ | _ | | V25 | Flash memory and clock supply (2.5 V), internally regulated (S32M27x devices) | _ | 2.5 | _ | V | _ | _ | | V11 | Core logic supply<br>(1.1 V), internally<br>regulated (S32M27x<br>devices) | _ | 1.14 | _ | V | _ | _ | | VGPIO | Input voltage range at any I/O or analog | -0.3 | _ | VDD +<br>0.3 | V | _ | _ | S32M2vv Data Sheet Table 5. Voltage and current operating requirements...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|-------------------------------------------------------------------------------------------------------------------------------------|------|-----|--------------------|------|-------------------|----------------| | | pin (S32M24x devices) | | | | | | | | VGPIO | Input voltage range<br>at any I/O or analog<br>pin (S32M27x<br>devices) | -0.3 | _ | VDD_HV<br>_A + 0.3 | V | _ | _ | | VODPU | Open-drain pull-up<br>voltage (S32M24x<br>devices) <sup>4</sup> | _ | _ | VDD | V | _ | _ | | VODPU | Open-drain pull-up<br>voltage (S32M27x<br>devices) <sup>4</sup> | _ | _ | VDD_HV<br>_A | V | _ | _ | | IINJPAD_DC_OP | Continuous DC input current (positive/negative) that can be injected into an I/O pin (S32M24x devices) <sup>5</sup> | -3 | _ | 3 | mA | _ | _ | | IINJSUM_DC_OP | Sum of absolute value of injected currents on all the I/O pins (continuous DC limit) (S32M24x devices) <sup>5</sup> | -30 | _ | 30 | mA | _ | _ | | IINJPAD_DC_OP | Continuous DC input<br>current (positive/<br>negative) that can<br>be injected into an<br>I/O pin (S32M27x<br>devices) <sup>5</sup> | -3 | _ | 3 | mA | VDD_HV_A >= 3.6V | _ | | IINJPAD_DC_OP | Continuous DC input<br>current (positive/<br>negative) that can<br>be injected into an<br>I/O pin (S32M27x<br>devices) <sup>5</sup> | -2 | _ | 3 | mA | VDD_HV_A >= 2.97V | _ | | IINJSUM_DC_OP | Sum of absolute value of injected currents on all the I/O pins (continuous DC limit) (S32M27x devices) <sup>5</sup> | -30 | _ | 30 | mA | VDD_HV_A >= 3.6V | _ | | IINJSUM_DC_OP | Sum of absolute value of injected | -20 | _ | 30 | mA | VDD_HV_A >= 2.97V | _ | Table 5. Voltage and current operating requirements...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|-----------------------------------------------------------------------------------|-----|-----|-----|-------|-----------|----------------| | | currents on all the I/O pins (continuous DC limit) (S32M27x devices) <sup>5</sup> | | | | | | | | Vramp_slow | Supply ramp rate (slow) <sup>6</sup> | 0.5 | _ | _ | V/min | _ | _ | | Vramp_fast | Supply ramp rate (fast) <sup>6</sup> | _ | _ | 100 | V/ms | _ | _ | - 1. Normal operating range is 5.5V 18V. Continuous operation at 40V is not allowed. Only Transient Conditions (Load Dump) single pulse tmax<400ms. Operation down to 3.5V is guaranteed without reset, however some electrical parameters are specified only in the range above 4.5V. Operation up to 32.5V (with the GDU off) is limited to 1 hour over lifetime of the device. In this range the device continues to function but electrical parameters are degraded. When bit GDUCTR\_GHHDLVL is set, the GDU can operate in the range 20V < VSUP < 32.5V, also limited to 1 hour over lifetime of the device due to the over-voltage protection based on the HD pin voltage level.</p> - VDD and VDDA must be shorted to a common source on PCB. The differential voltage between VDD and VDDA is for RF-AC only. Appropriate decoupling capacitors to be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR ADC. - 3. VREFH should always be equal to or less than the supply rail + 0.1 V (VDDA + 0.1V and VDD + 0.1 V, or VDD\_HV\_A + 0.1V) - 4. Open-drain outputs must be pulled respectively to their supply rail (VDD or VDD\_HV\_A). - When input pad voltage levels are close to the supply rails (VDD or VDD\_HV\_A) or VSS, practically no current injection is possible. - 6. This is the device supply ramp rate, applicable to the main supply (VSUP). ### 6.3 Thermal operating characteristics Table 6. Thermal operating characteristics | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | Tamb_V | Ambient<br>temperature, V-<br>Grade parts | -40 | _ | 105 | °C | _ | _ | | Tamb_M | Ambient<br>temperature, M-<br>Grade parts | -40 | _ | 125 | °C | _ | _ | | Tamb_W | Ambient<br>temperature, W-<br>Grade parts | -40 | _ | 150 | °C | _ | _ | | TJ | Junction<br>temperature, MCU,<br>S32M242 and<br>S32M241 | -40 | _ | 135 | °C | _ | _ | | TJ | Junction temperature, MCU, | -40 | _ | 150 | °C | _ | _ | Table continues on the next page... All information provided in this document is subject to legal disclaimers. Table 6. Thermal operating characteristics...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | | S32M276 and<br>S32M274 | | | | | | | | TJ | Junction<br>temperature, MCU,<br>S32M244 and<br>S32M243 | -40 | _ | 170 | °C | _ | _ | | TJ | Junction<br>temperature, AE<br>subsystem | -40 | _ | 175 | °C | _ | _ | ## 6.4 ESD and Latch-up Protection Characteristics Table 7. ESD and Latch-up Protection Characteristics | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|----------------------------------------------------------------------------------------------------------|-------|-----|------|------|-----------|----------------| | VHBM | Electrostatic<br>discharge voltage,<br>human body model<br>(HBM), LIN pin <sup>1,2,3</sup> | -6000 | _ | 6000 | V | _ | _ | | VHBM | Electrostatic<br>discharge voltage,<br>human body model<br>(HBM), CANH and<br>CANL pins <sup>2,3,4</sup> | -8000 | _ | 8000 | V | _ | _ | | VHBM | Electrostatic<br>discharge voltage,<br>human body model<br>(HBM), HVI0 pin <sup>1,2,3</sup> | -4000 | _ | 4000 | V | _ | _ | | VHBM | Electrostatic<br>discharge voltage,<br>human body model<br>(HBM), All other<br>pins <sup>2,3</sup> | -2000 | _ | 2000 | V | _ | _ | | VCDM | Electrostatic<br>discharge voltage,<br>charged-device<br>model (CDM), all<br>pins <sup>2,5</sup> | -250 | _ | 250 | V | | _ | | VESDIEC | Direct contact<br>discharge<br>IEC61000-4-2<br>(R=330, C=150pF),<br>LIN pin, with and | -6000 | _ | 6000 | V | _ | _ | Table 7. ESD and Latch-up Protection Characteristics...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|----------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|--------------------------------------------|----------------| | | with out 220pF capacitor <sup>2</sup> | | | | | | | | VESDIEC | Direct contact<br>discharge<br>IEC61000-4-2<br>(R=330, C=150pF),<br>HVI0 pin <sup>2,6</sup> | -6000 | _ | 6000 | V | Through external<br>10Kohm series resistor | _ | | VESDIEC | Direct contact<br>discharge<br>IEC61000-4-2<br>(R=330, C=150pF),<br>CANH and CANL<br>pins <sup>2</sup> | -8000 | _ | 8000 | V | | _ | | ILAT | Latch-up current,<br>MCU GPIO pins <sup>7</sup> | -100 | _ | 100 | mA | _ | _ | | ILAT | Latch-up current, AE pins: CP, CP1, BST, LIN, CANH, CANL, HS, HG, LG, LS, HVI, GCTL, AMPM, AMPP, AMPOUT, VDDE, RESET_B 7,8 | -100 | | 100 | mA | | | - 1. Pins stressed to reference group containing all ground pins, emulating the application circuit. - 2. Device failure is defined as: "If after exposure to ESD pulses, the device does not meet specification requirements." - 3. This parameter is tested in conformity with AEC-Q100-002. - 4. Pins stressed to reference group containing all ground and supply pins, emulating the application circuit. - 5. This parameter is tested in conformity with AEC-Q100-011D, classification C1. - 6. To further improve ESD/EMI robustness in case the signal to the HVI pin comes from an off-board (global) source, a 10nF GUN/ESD/ISO pulse filter capacitor can be added to the off-board HVI signal (before the 10 KΩ series resistor), placed at the off-board pin location. - 7. This parameter is tested in conformity with AEC-Q100-004. - 8. Positive current injection is not possible for the following pins: BST, LSx, HSx. All ESD testing conforms with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. # 7 IDD current consumption and modes See next page for IDD current consumption and modes. S32M2xx Product Data Sheet Table 8. IDD current consumption | Modes | Chip | | @ 25 | 5 °C | | @ 88 | 5 °C | | @ 10 | 05 °C | | @ 12 | 25 °C | | @ 15 | 50 °C | | |----------------------------------------|------------------|------|------|------|------|------|------|-------|------|-------|-------|------|-------|-------|------|-------|------| | | | Unit | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | RUN Mode, core at 48 MHz | S32M242, S32M241 | mA | - | 41.1 | 48.7 | - | 41.6 | 49.3 | - | 42.7 | 51.3 | - | 43.8 | 53.9 | N/A | | | | RUN Mode, core at 48 MHz | S32M244, S32M243 | mA | - | 44.6 | 50.3 | - | 45.1 | 50.8 | - | 45.6 | 51.8 | - | 47.2 | 55.6 | - | 52.0 | 66.6 | | RUN Mode, core at 48 MHz | S32M276, S32M274 | mA | - | 50.7 | 56.9 | - | 52.0 | 74.2 | - | 58.8 | 88.7 | - | 68.5 | 115.4 | N/A | | | | RUN Mode, core at 80 MHz | S32M242, S32M241 | mA | - | 50.7 | 58.1 | - | 51.3 | 59.1 | - | 52.2 | 59.8 | - | 53.6 | 62.8 | N/A | | | | RUN Mode, core at 80 MHz | S32M244, S32M243 | mA | - | 51.4 | 60.1 | - | 51.8 | 61.2 | - | 52.3 | 62.7 | - | 59.3 | 66.3 | - | 58.7 | 76.1 | | RUN Mode, core at 80 MHz <sup>1</sup> | S32M276, S32M274 | mA | - | 73.8 | 83.4 | - | 78.2 | 102.2 | - | 84.8 | 118.1 | - | 94.3 | 145.4 | N/A | | | | RUN Mode, core at 120 MHz <sup>1</sup> | S32M276, S32M274 | mA | - | 82.5 | 91.9 | - | 87.8 | 111.8 | - | 94.2 | 127.1 | - | 103.6 | 153.8 | N/A | | | | SLEEP Mode | S32M242, S32M241 | μΑ | - | 108 | 229 | - | 166 | 564 | - | 250 | 1008 | - | 404 | 1981 | N/A | | | | SLEEP Mode | S32M244, S32M243 | μΑ | - | 108 | 279 | - | 169 | 885 | - | 251 | 1113 | - | 405 | 2215 | - | 873 | 4266 | | DEEP_SLEEP Mode<br>(VSUP=12V) | S32M242, S32M241 | μΑ | - | 46 | 66 | - | 53 | 74 | - | 58 | 85 | - | 65 | 117 | N/A | | | | DEEP_SLEEP Mode<br>(VSUP=12V) | S32M244, S32M243 | μΑ | - | 46 | 66 | - | 53 | 74 | - | 58 | 85 | - | 65 | 117 | - | 83 | 194 | | DEEP_SLEEP Mode<br>(VSUP=12V) | S32M276, S32M274 | μA | - | 46 | 66 | - | 53 | 74 | - | 58 | 86 | - | 66 | 124 | N/A | | | 1. VPRE using external ballast transistor Table 9. IDD modes | | RUN Mode, core at 48 MHz | RUN Mode, core at 80<br>MHz | RUN Mode, core at 120<br>MHz | SLEEP<br>Mode | DEEP_SLEEP<br>Mode | |-----------------------------------------------|------------------------------------------------|------------------------------------------------|------------------------------------------------|-------------------|------------------------| | MCU supply | ON | ON | ON | ON | OFF | | PLL | OFF | ON | ON | OFF | n/a (MCU<br>unpowered) | | SPI | 1x LPSPI at 10Mbps,<br>transmitting every 5 ms | 1x LPSPI at 10Mbps,<br>transmitting every 5 ms | 1x LPSPI at 10Mbps,<br>transmitting every 5 ms | OFF | n/a (MCU<br>unpowered) | | UART <sup>1</sup> | 1x LPUART at<br>19200bps, every 100ms | 1x LPUART at<br>19200bps, every 100ms | 1x LPUART at<br>19200bps, every 100ms | OFF | n/a (MCU<br>unpowered) | | CAN-FD <sup>2</sup> | 1x FlexCAN in loopback mode at 500 Kbit/s | 1x FlexCAN in loopback mode at 500 Kbit/s | 1x FlexCAN in loopback mode at 500 Kbit/s | OFF | n/a (MCU<br>unpowered) | | ADC | Converting single channel every 3 ms | Converting single channel every 3 ms | Converting single channel every 3 ms | OFF | n/a (MCU<br>unpowered) | | PWM (FTM/<br>eMIOS) | 6x channels at 20 KHz | 6x channels at 20 KHz | 6x channels at 20 KHz | OFF | n/a (MCU<br>unpowered) | | Periodic<br>Interrupt<br>Timer (LPIT,<br>PIT) | ON, 1ms interrupt timer | ON, 1ms interrupt timer | ON, 1ms interrupt timer | OFF | n/a (MCU<br>unpowered) | | LINPHY <sup>1</sup> | Connected to LPUART and transmitting | Connected to LPUART and transmitting | Connected to LPUART and transmitting | wakeup<br>enabled | wakeup enabled | | CANPHY <sup>2</sup> | Connected to FlexCAN and transmitting | Connected to FlexCAN and transmitting | Connected to FlexCAN and transmitting | wakeup<br>enabled | wakeup enabled | | HVM | Enabled | Enabled | Enabled | wakeup<br>enabled | wakeup enabled | - 1. LINPHY devices - 2. CANPHY devices # 8 Application extension electrical specifications ## 8.1 Power management ### 8.1.1 PMC Electrical Specifications Table 10. PMC Electrical Specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------|----------------| | VVPRE | VPRE output voltage | _ | 6.4 | _ | V | Internal regulation<br>mode or external<br>ballast mode (Internal<br>regulator off) | _ | | VPRE_TON | VPRE turn on time, no external ballast | _ | _ | 500 | us | CVPRE = 2.2uF | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 10. PMC Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|----------------------------------------------------------------|-------|------------|-------|------|--------------------------------------------------------------------------------------------------|----------------| | CVPRE | VPRE external load capacitor, nominal capacitance <sup>1</sup> | _ | 2.2 or 4.7 | _ | uF | _ | _ | | VVLS | VLS output voltage | 9.45 | 10 | 10.55 | V | typ VSUP = 12.8V | _ | | IVLS_LD | VLS load current | _ | 20 | 40 | mA | _ | _ | | IVLS_lim | VLS current limitation | 40 | 75 | 120 | mA | _ | _ | | VLS_TON | VLS turn on time | _ | 600 | 700 | us | _ | _ | | CVLS | VLS external load capacitor, nominal capacitance <sup>1</sup> | _ | 2.2 or 4.7 | _ | uF | _ | _ | | V_VDD_5Vmode | VDD output voltage, in 5V mode | 4.89 | 5 | 5.17 | V | sel5V_3V3b=1, Post<br>trim variation (at 25C),<br>at constant load current<br>condition (100 mA) | _ | | V_VDD_3Vmode | VDD output voltage, in 3.3V mode | 3.234 | 3.3 | 3.366 | V | sel5V_3V3b=0, Post<br>trim variation (at 25C),<br>at constant load current<br>condition (100 mA) | _ | | IVDD_LD_FP | VDD load current,<br>Full Power Mode | _ | _ | 140 | mA | External ballast VPRE supply scheme. VPRE internal ballast can only deliver upto 70 mA max | _ | | IVDD_LD_LP | VDD load current,<br>Low Power Mode | _ | _ | 5 | mA | max load current in Low Power mode | _ | | IVDD_ILIM | VDD current limitation | 180 | 300 | 400 | mA | _ | _ | | VDD_TON | VDD turn on time | 60 | _ | 300 | us | _ | _ | | CVDD | VDD external load capacitor, nominal capacitance <sup>1</sup> | _ | 2.2 or 4.7 | _ | uF | _ | _ | | VDD_REG_DYN | VDD Global<br>regulation (peak<br>ripple voltage) | -200 | _ | 200 | mV | Once trimmed, under dynamic load current profile | _ | | VDDC | VDDC output voltage | 4.91 | 5.1 | 5.3 | V | VPRE>=6V load, Post<br>trim variation (at 25C),<br>at constant load current<br>condition (50 mA) | _ | | IVDDC_LD | VDDC load current | | | 70 | mA | _ | _ | Table 10. PMC Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|---------------------------------------------------|-----|------------|-----|------|-------------------------------|----------------| | IVDDC_lim | VDDC current limitation | 90 | _ | _ | mA | _ | _ | | VDDC_TON | VDDC turn on time | 60 | _ | 300 | us | _ | _ | | CVDDC | VDDC external load<br>Capacitor | _ | 2.2 or 4.7 | _ | uF | Maximum deviation allowed=20% | _ | | VREF_FRO_FREQ | Free-running oscillator output frequency, trimmed | 110 | 150 | 190 | KHz | _ | _ | <sup>1.</sup> All capacitors must be low ESR ceramic capacitors (for example, X7R) with 20% maximum deviation allowed. ### 8.1.2 Voltage Monitors in Application Extension PMC Table 11. Voltage Monitors in Application Extension PMC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|------------------------------------------------|------|-----|------|------|------------------------|----------------| | VDD_OV1 | VDD_MCU<br>Overvoltage<br>threshold, case1 | _ | _ | 5.55 | V | 5V regulation scheme | _ | | VDD_OV2 | VDD_MCU<br>Overvoltage<br>threshold, case2 | _ | 3.5 | 3.7 | _ | 3.3V regulation scheme | _ | | VDDC_UV | VDDC (CAN-FD<br>PHY) Undervoltage<br>threshold | 4.52 | 4.7 | 4.9 | V | _ | _ | | VLS_UV1 | VLS Undervoltage threshold (alternative) | 4.8 | 5.5 | 6.2 | V | _ | _ | | VLS_UV2 | VLS Undervoltage threshold (default) | 5.75 | 6.5 | 7.25 | V | _ | _ | ### 8.2 I/O Parameters ### 8.2.1 Application Extension IO DC electrical specifications The following table includes the specifications for the I/O pads of the Application Extension. Table 12. Application Extension IO DC electrical specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------|------------------------|-----|--------------------|------|-----------|----------------| | IO_VIH | IO Input high voltage | 0.65 *<br>VDD_AE<br>10 | _ | VDD_AE<br>10 + 0.3 | V | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 12. Application Extension IO DC electrical specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------------------------|-------------------------------------------------------------|-----------|-----|------------------------|------|---------------------------------------------------------|----------------| | IO_VIL | IO Input low voltage | VSS - 0.3 | _ | 0.35 *<br>VDD_AE<br>10 | V | _ | _ | | IO_VHYS_IN | IO Input voltage hysteresis | _ | 400 | _ | mV | _ | _ | | IO_RESET_ILKG | RESET pad leakage current <sup>1</sup> | -2 | _ | 2 | uA | External pull up resistor of 1kohm | _ | | IO_RESET_<br>FILTERED_PULSE | RESET input filtered pulse width | _ | _ | 10 | ns | _ | _ | | IO_RESET_NOT_<br>FILTERED_PULSE | RESET input not filtered pulse width | 200 | _ | _ | ns | _ | _ | | IO_VDDE_ILKG | VDDE input leakage current <sup>1</sup> | -10 | _ | 10 | uA | _ | _ | | IO_VDDE_IOCD | Over-current detect threshold, VDDE | _ | _ | 175 | mA | _ | _ | | IO_VDDE_IOH_50 | Maximum allowed continuous current on VDDE @ supply = 5 V | _ | _ | 30 | mA | IO_VDDE_VOH =<br>VDD_AE10 - 0.1 V,<br>VDD_AE10 = 5 V | _ | | IO_VDDE_IOH_33 | Maximum allowed continuous current on VDDE @ supply = 3.3 V | _ | _ | 20 | mA | IO_VDDE_VOH =<br>VDD_AE10 - 0.08 V,<br>VDD_AE10 = 3.3 V | _ | | IO_VDDE_IOL_50 | VDDE output low current @ supply = 5 | 5.5 | _ | _ | mA | IO_VDDE_VOL = 0.8<br>V, VDD_AE10 = 5.0 V | _ | | IO_VDDE_IOL_33 | VDDE output low<br>current @supply =<br>3.3 V | 3.5 | _ | _ | mA | IO_VDDE_VOL = 0.8<br>V, VDD_AE10 = 3.3 V | _ | | IO_AMPOUT_ILKG | AMPOUT input leakage current <sup>1</sup> | -2 | _ | 2 | uA | _ | _ | | IO_AMPOUT_IOH_<br>50 | AMPOUT output<br>high current @<br>supply = 5 V | 5.5 | _ | _ | mA | IO_VOH = VDD_AE10<br>- 0.8 V, VDD_AE10 =<br>5.0 V | _ | | IO_AMPOUT_IOH_<br>33 | AMPOUT output<br>high current @<br>supply = 3.3 V | 4 | _ | _ | mA | IO_VOH = VDD_AE10<br>- 0.8 V, VDD_AE10 =<br>3.3 V | _ | | IO_AMPOUT_IOL_<br>50 | AMPOUT output low current @ supply = 5 | 6 | _ | _ | mA | IO_VOL = 0.8 V, VDD_<br>AE10 = 5.0 V | _ | S32M2vv Data Sheet Table 12. Application Extension IO DC electrical specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------------|--------------------------------------------|-----|-----|-----|------|--------------------------------------|----------------| | IO_AMPOUT_IOL_<br>33 | AMPOUT output low current @ supply = 3.3 V | 4.5 | _ | _ | mA | IO_VOL = 0.8 V, VDD_<br>AE10 = 3.3 V | _ | <sup>1.</sup> A positive value is leakage flowing into pin with pin at the GPIO supply level; a negative value is leakage flowing out the pin with the pin at ground. ### 8.2.2 High Voltage Input The table below gives the specification for the High Voltage Input (HVI) and the Voltage Monitor (VM). Table 13. High Voltage Input | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|--------------------------------------------------------------------------------------------------------------|-----|-----|------|------|-------------------------------|----------------| | HVM_ANAIV50 | Analog supply current consumed by enabled analog input function <sup>1</sup> | _ | 480 | _ | uA | incl. Voltage divider current | _ | | HVM_HLWIV50 | Analog supply<br>current consumed by<br>enabled High/Low<br>Voltage Warning<br>function <sup>1</sup> | _ | 360 | _ | uA | incl. Voltage divider current | _ | | HVM_DIGIV50 | Additional analog supply current consumed by enabled digital input function if not near switching threshold. | _ | _ | 1 | uA | _ | _ | | HVI_R | HVI Pin Series<br>Resistor (external) <sup>2</sup> | 9.5 | _ | 10.5 | kOhm | _ | _ | | HVM_RATIO16 | Input Voltage Divider<br>Ratio16 <sup>2,3</sup> | _ | 16 | _ | _ | _ | _ | | HVM_RATIO11 | Input Voltage Divider<br>Ratio11 <sup>2,3</sup> | _ | 11 | _ | _ | _ | _ | | HVM_RATIO6 | Input Voltage Divider<br>Ratio6 <sup>2,3</sup> | _ | 6 | _ | _ | _ | _ | | HVM_RATIO2 | Input Voltage Divider<br>Ratio2 <sup>2,3</sup> | _ | 2 | _ | _ | _ | _ | | HVM_RATIO1 | Input Voltage Divider Ratio1 <sup>2,3</sup> | _ | 1 | _ | _ | _ | - | | HVM_AIM | HVM Voltage Divider Matching <sup>4</sup> | -5 | _ | +5 | % | Ratio 2, 6, 11, 16 | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 13. High Voltage Input...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | HVM_AIM | HVM Voltage Divider Matching <sup>4</sup> | -8 | _ | +8 | % | Ratio 1 | _ | | HVM_IMP1 | HVM_RATIO1 Input Impedance <sup>5</sup> | _ | 450 | _ | kOhm | _ | _ | | HVM_PDIMP2 | HVM Pull Down<br>to Ground<br>Impedance of Ratio2<br>Recommended ratio<br>for external pull<br>up open load<br>detection. <sup>5</sup> | _ | 900 | _ | kOhm | | _ | | HVM_PDIMP6 | HVM Pull Down to<br>Ground Impedance<br>of Ratio6 <sup>5</sup> | _ | 540 | _ | kOhm | _ | _ | | HVM_PDIMP11 | HVM Pull Down to<br>Ground Impedance<br>of Ratio11 <sup>5</sup> | _ | 495 | _ | kOhm | _ | _ | | HVM_PDIMP16 | HVM Pull Down to<br>Ground Impedance<br>of Ratio16 <sup>5</sup> | _ | 480 | _ | kOhm | _ | _ | | HVM_PUIMP2 | HVM Pull Up to<br>VDDINT Supply<br>Impedance of Ratio2<br>Recommended ratio<br>for external pull<br>down open load<br>detection. <sup>5</sup> | _ | 905 | _ | kOhm | _ | _ | | HVM_PUIMP6 | HVM Pull Up to<br>VDDINT Supply<br>Impedance of<br>Ratio6 <sup>5</sup> | _ | 638 | _ | kOhm | _ | _ | | HVM_PUIMP11 | HVM Pull Up to<br>VDDINT Supply<br>Impedance of<br>Ratio11 <sup>5</sup> | _ | 597 | _ | kOhm | _ | _ | | HVM_PUIMP16 | HVM Pull Up to<br>VDDINT Supply<br>Impedance of<br>Ratio16 <sup>5</sup> | _ | 583 | _ | kOhm | _ | _ | | HVM_PDA | HVM Post Divider<br>Accuracy <sup>6</sup> | -30 | _ | 30 | mV | _ | _ | | HVM_VTH | HVM Digital<br>Input Threshold | 1 | _ | 3.3 | V | _ | - | Table 13. High Voltage Input...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|-----------------------------------------------------------------------------------------------------|------|-----|-----|------|------------------------------|----------------| | | HVM_VTH when down divided to: V(HVM_R)/HVM_RATIOx The threshold is dependent of the VDDINT supply. | | | | | | | | HVM_VTHT50 | HVM Digital Input Typical Condition Threshold HVM_VTHT50 when down divided to: V(HVM_R)/ HVM_RATIOx | _ | 2.3 | _ | V | _ | _ | | VM_LBI1A | Low Voltage<br>Warning (LBI 1),<br>Assert (Pin falling<br>edge) | 4.75 | 5.5 | 6 | V | Ratio = 11 (fixed by design) | - | | VM_LBI1D | Low Voltage<br>Warning (LBI 1),<br>Deassert (Pin rising<br>edge) | _ | _ | 6.7 | V | Ratio = 11 (fixed by design) | - | | VM_LBI1H | Low Voltage<br>Warning (LBI 1),<br>Hysteresis | _ | 0.8 | _ | V | Ratio = 11 (fixed by design) | _ | | VM_LBI2A | Low Voltage<br>Warning (LBI 2),<br>Assert (Pin falling<br>edge) | 5.5 | 6.6 | 7.5 | V | Ratio = 11 (fixed by design) | _ | | VM_LBI2D | Low Voltage<br>Warning (LBI 2),<br>Deassert (Pin rising<br>edge) | _ | _ | 8 | V | Ratio = 11 (fixed by design) | _ | | VM_LBI2H | Low Voltage<br>Warning (LBI 2),<br>Hysteresis | _ | 0.8 | _ | V | Ratio = 11 (fixed by design) | _ | | VM_LBI3A | Low Voltage<br>Warning (LBI 3),<br>Assert (Pin falling<br>edge) | 7 | 7.7 | 8.5 | V | Ratio = 11 (fixed by design) | _ | | VM_LBI3D | Low Voltage<br>Warning (LBI 3),<br>Deassert (Pin rising<br>edge) | _ | - | 9 | V | Ratio = 11 (fixed by design) | _ | Table 13. High Voltage Input...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|--------------------------------------------------------------------|------|------|------|------|------------------------------|----------------| | VM_LBI3H | Low Voltage<br>Warning (LBI 3),<br>Hysteresis | _ | 0.8 | _ | V | Ratio = 11 (fixed by design) | _ | | VM_LBI4A | Low Voltage<br>Warning (LBI 4),<br>Assert (Pin falling<br>edge) | 8 | 8.8 | 10 | V | Ratio = 11 (fixed by design) | _ | | VM_LBI4D | Low Voltage<br>Warning (LBI 4),<br>Deassert (Pin rising<br>edge) | _ | _ | 10.5 | V | Ratio = 11 (fixed by design) | _ | | VM_LBI4H | Low Voltage<br>Warning (LBI 4),<br>Hysteresis | _ | 0.8 | _ | V | Ratio = 11 (fixed by design) | _ | | VM_HBI1A | High Voltage<br>Warning (HBI 1),<br>Assert (Pin rising<br>edge) | 15.5 | 17 | 18.5 | V | Ratio = 11 (fixed by design) | _ | | VM_HBI1D | High Voltage<br>Warning (HBI 1),<br>Deassert (Pin falling<br>edge) | 14.5 | _ | _ | V | Ratio = 11 (fixed by design) | _ | | VM_HBI1H | High Voltage<br>Warning (HBI 1),<br>Hysteresis | _ | 1.35 | _ | V | Ratio = 11 (fixed by design) | _ | | VM_HBI2A | High Voltage<br>Warning (HBI 2),<br>Assert (Pin rising<br>edge) | 23.5 | 25.5 | 27 | V | Ratio = 11 (fixed by design) | _ | | VM_HBI2D | High Voltage<br>Warning (HBI 2),<br>Deassert (Pin falling<br>edge) | 22.5 | _ | _ | V | Ratio = 11 (fixed by design) | _ | | VM_HBI2H | High Voltage<br>Warning (HBI 2),<br>Hysteresis | _ | 1.35 | _ | V | Ratio = 11 (fixed by design) | _ | | HVM_EN_UNC | Enable Stabilization<br>Time <sup>7</sup> | _ | _ | 10 | us | _ | _ | | VM_VWPW_FILT | Voltage Warning<br>Pulse Width Filtered | _ | _ | 0.2 | us | Ratio = 11 (fixed by design) | - | | VM_VWPW_PASS | Voltage Warning Pulse Width Passing | 2.5 | _ | _ | us | Ratio = 11 (fixed by design) | _ | Table continues on the next page... All information provided in this document is subject to legal disclaimers. Table 13. High Voltage Input...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|-------------------------------------------|-----|-----|-----|------|-----------|----------------| | HVM_DIPW_FILT | HVM Digital Input<br>Pulse Width Filtered | _ | _ | 3 | us | _ | _ | | HVM_DIPW_PASS | HVM Digital Input<br>Pulse Width Passing | 20 | _ | _ | us | _ | _ | - 1. Analog supply currents consumed by pull up or pull down function can be calculated out of selected impedance values. - 2. A resistor with value of HVI\_R is required to be placed externally at HVI pin. If the signal connected to HVI\_R resistor is intended to be robust versus GUN stress, the resistor type need to be capable of it. For example, the physical sizing of resistor type "0805" is large enough to avoid arching during GUN. - 3. HVM\_RATIO = V(HVI\_R) / V(SENSE\_INT). V(HVI\_R) is the voltage at the resistor HVI\_R. V(SENSE\_INT) is the down divided internal voltage. - 4. HVM\_AIM=(V(HVM\_R)/HVM\_RATIO V(VSENSE\_INT))/(V(HVM\_R)/HVM\_RATIO). 0.7V < V(VSENSE\_INT) < 2.3V. - 5. Value includes resistor HVI\_R. - 6. HVM\_PDA=V(SENSE\_INT)-V(ADC). 0.7V<V(VSENSE\_INT)<2.3V. Use for the ADC sampling time the longest available and chose the highest ADC resolution. - Any enable/disable of a function has the effect, for this function and also other functions, to wait for the signal to stabilize. Same applies also in case of switching the input sources. ### 8.3 42 MHz RC Oscillator electrical specifications Table 14. 42 MHz RC Oscillator electrical specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------|-------|-------|-------|------|---------------------------|----------------| | fosc | Oscillator frequency | 39.28 | 42.24 | 45.19 | MHz | functional mode, over PVT | _ | ### 8.4 CANPHY Electrical Specifications Table 15. CANPHY Electrical Specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------------------|------------------------------------------------------------------------|------|-----|------|------|-------------------|----------------| | V(CANH-CANL) | Voltage between pin CANH and pin CANL | -40 | _ | 40 | V | _ | _ | | I(VSUP)_<br>CANPHY_dom | VSUP current<br>adder for CANPHY<br>in normal mode,<br>dominant state | _ | _ | 62 | mA | _ | _ | | I(VSUP)_<br>CANPHY_rec | VSUP current<br>adder for CANPHY<br>in normal mode,<br>recessive state | _ | _ | 6 | mA | _ | _ | | VO(dom)_CANH | Dominant output voltage, pin CANH | 2.75 | 3.5 | 4.5 | V | RL = 50 Ω to 65 Ω | _ | | VO(dom)_CANL | Dominant output voltage, pin CANL | 0.5 | 1.5 | 2.25 | V | RL = 50 Ω to 65 Ω | | Table continues on the next page... All information provided in this document is subject to legal disclaimers. Table 15. CANPHY Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|------------------------------------------------------------------------------|---------------|------|---------------|------|---------------------------------------------------------------------------------------|----------------| | VO(rec) | Recessive output<br>voltage, pins CANH<br>& CANL, normal<br>mode | 2 | 2.5 | 3 | V | VTXD = VDD; no load | _ | | VO(rec) | Recessive output<br>voltage, pins CANH<br>& CANL, listen-only<br>mode | 2 | 2.5 | 3 | V | VTXD = VDD; no load | _ | | VO(rec) | Recessive output<br>voltage, pins CANH<br>& CANL, standby<br>mode | -0.1 | _ | 0.1 | V | no load | _ | | VTXsym | Transmitter voltage symmetry (VTXsym = VCANH + VCANL) | 0.9 *<br>VDDC | VDDC | 1.1 *<br>VDDC | V | CSPLIT = 4.7nF; fTXD<br>= 250 KHz, 1 MHz or<br>2.5 MHz | _ | | VO(diff)_dom | Differential output voltage, dominant | 1.5 | _ | 3 | V | RL = 45 $\Omega$ to 70<br>$\Omega$ ; VTXD = 0 V; t<<br>tto(dom)TXD; VDDC<br>>= 4.75 V | _ | | VO(diff)_dom | Differential output voltage, dominant | 1.5 | _ | 5 | V | RL = 2240 Ω; VTXD<br>= 0 V; t< tto(dom)TXD;<br>VDDC >= 4.75 V | _ | | VO(diff)_rec | Differential output voltage, recessive | -500 | _ | 50 | mV | Normal mode; VTXD = VDD; no load | _ | | VO(diff)_rec | Differential output voltage, recessive | -200 | _ | 200 | mV | Standby mode; no load | _ | | IO(sc) | Short-circuit output current (absolute value) | _ | _ | 115 | mA | -3 V <= VCANH <= +27<br>V; -15 V <= VCANL <=<br>+10 V | _ | | lo(sc)rec | Recessive short-<br>circuit output current | -3 | _ | 3 | mA | CAN Normal/Listen-<br>only modes; -27 V <=<br>(VCANL = VCANH) <=<br>+32 V | _ | | Vth(RX)dif | Differential receiver<br>threshold voltage,<br>Normal or Listen<br>only mode | 0.5 | 0.7 | 0.9 | V | -12 V <= VCANH <=<br>+12 V; -12 V <=<br>VCANL <= +12 V | _ | | Vth(RX)dif | Differential wake-up receiver threshold voltage | 0.4 | 0.7 | 1.15 | V | -12 V <= VCANH <=<br>+12 V; -12 V <=<br>VCANL <= +12 V | _ | Table 15. CANPHY Electrical Specifications...continued | Spec<br>Number | |-------------------| | <= | | = +7 —<br><= | | +5 —<br><= | | :L —<br>2,5<br>bF | | :L —<br>2,5<br>bF | | pF; | | pF; | | pF; | | pF; | | _ | | _ | | _ | | _ | | _ | | | <sup>1.</sup> CRXD is applied onto the AMPOUT pin with CAN-PHY configuring in certification mode (AE IO\_FUNCMUX\_CFG[AMPOUT\_SEL]=001b, and VDD\_AE10 is in 5V mode (PMC\_AE CONFIG[VDD\_SEL5V]=1). ## 8.5 LINPHY Electrical Specifications Table 16. LINPHY Electrical Specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------------|--------------------------------------------------------------------|---------------------|-------------------|---------------------|------|-----------------------------------------------------------------------------------|----------------| | ΔIVSUP_LIN_rec | Additional VSUP_LIN current from LIN transceiver, recessive state | _ | _ | 1.35 | mA | LIN active mode; recessive state | _ | | ΔIVSUP_LIN_dom | Additional VSUP_LIN current from LIN transceiver, dominant state | _ | _ | 2.7 | mA | LIN active mode;<br>dominant state | _ | | IBUS_LIM | Current limitation for the LIN driver in dominant state. | 40 | _ | 200 | mA | VVSUP_LIN = VLIN =<br>18 V; LIN Active mode;<br>VTXD = 0 V | _ | | IBUS_PAS_dom | Receiver dominant input leakage current including pull-up resistor | -1 | _ | _ | mA | VVSUP_LIN = 12 V;<br>VLIN = 0 V; The Tx<br>signal is set recessive | _ | | IBUS_PAS_rec | Receiver recessive input leakage current | _ | _ | 20 | uA | 8V < VVSUP_LIN < 18V; 8V < VLIN <18V; The Tx signal is set recessive | _ | | IBUS_PAS_rec_ext | Receiver recessive input leakage current extended range | _ | _ | 30 | uA | 4.8V < VVSUP_LIN<br>< 28V; 4.8V < VLIN<br><28V; The Tx signal is<br>set recessive | _ | | IBUS_NO_GND | Loss-of-ground bus current | -1 | _ | 1 | mA | VVSUP_LIN = VGND =<br>12 V; 0 V < VLIN < 18<br>V | _ | | IBUS_NO_BAT | Loss-of-battery bus current | _ | _ | 30 | uA | VVSUP_LIN = 0 V; 0 V<br>< VLIN < 18 V; VTXD =<br>VDD | _ | | VBUSdom | Receiver dominant state | _ | _ | 0.4*VVS<br>UP_LIN | V | 4.8 V < VVSUP_LIN < 28 V; LIN Active mode | _ | | VBUSrec | Receiver recessive state | 0.6*VVS<br>UP_LIN | _ | _ | V | 4.8V < VVSUP_LIN <<br>28 V; LIN Active mode | _ | | VBUS_CNT | Receiver center voltage | 0.475*VV<br>SUP_LIN | 0.5*VVS<br>UP_LIN | 0.525*VV<br>SUP_LIN | V | VBUS_CNT =<br>(VBUSrec +<br>VBUSdom) / 2 | _ | | VHYS | Receiver hysteresis volage | _ | _ | 0.175*VV<br>SUP_LIN | V | (VHYS = VBUSrec -<br>VBUSdom) | _ | | VSerDiode | Voltage drop at the series diode | 0.4 | 0.7 | 1 | V | Idiode = 0.9 mA | _ | S32M2vv Data Sheet Table 16. LINPHY Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------|-------|-----|-------|------|---------------------------------------------------------------------------------------------------------------|----------------| | Rslave | Slave resistance | 20 | 30 | 60 | kΩ | _ | _ | | CLIN | LIN pin capacitance | _ | _ | 20 | pF | _ | _ | | D1 | Duty Cycle 1 <sup>1</sup> | 0.396 | _ | _ | _ | Vth(rec)(max) = 0.744*VVSUP_LIN; Vth(dom)(max) = 0.581*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 7 V to 18 V | _ | | D1 | Duty Cycle 1 <sup>1</sup> | 0.396 | _ | _ | _ | Vth(rec)(max) = 0.665*VVSUP_LIN; Vth(dom)(max) = 0.499*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 4.8 V to 7 V | _ | | D2 | Duty Cycle 2 <sup>1</sup> | _ | _ | 0.581 | _ | Vth(rec)(max) = 0.422*VVSUP_LIN; Vth(dom)(max) = 0.284*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 7.6 V to 18 V | _ | | D2 | Duty Cycle 2 <sup>1</sup> | _ | _ | 0.581 | _ | Vth(rec)(max) = 0.496*VVSUP_LIN;<br>Vth(dom)(max) = 0.361*VVSUP_LIN; tbit = 50 µs; VVSUP_LIN = 4.8 V to 7.6 V | _ | | D3 | Duty Cycle 3 <sup>1</sup> | 0.417 | _ | _ | _ | Vth(rec)(max) = 0.778*VVSUP_LIN; Vth(dom)(max) = 0.616*VVSUP_LIN; tbit = 96 µs; VVSUP_LIN = 7 V to 18 V | _ | | D3 | Duty Cycle 3 <sup>1</sup> | 0.417 | _ | _ | _ | Vth(rec)(max) = 0.665*VVSUP_LIN; Vth(dom)(max) = 0.499*VVSUP_LIN; tbit = 96 µs; VVSUP_LIN = 4.8 V to 7 V | _ | | D4 | Duty Cycle 4 <sup>1</sup> | _ | _ | 0.59 | _ | Vth(rec)(max) = 0.389*VVSUP_LIN;<br>Vth(dom)(max) = 0.251*VVSUP_LIN; tbit = 96 µs; VVSUP_LIN = 7.6 V to 18 V | _ | Table 16. LINPHY Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------|-------------------------------------------|-----|-----|------|------|------------------------------------------------------------------------------------------------------------|----------------| | D4 | Duty Cycle 4 <sup>1</sup> | _ | _ | 0.59 | _ | Vth(rec)(max) = 0.496*VVSUP_LIN; Vth(dom)(max) = 0.361*VVSUP_LIN; tbit = 96 µs; VVSUP_LIN = 4.8 V to 7.6 V | _ | | trx_pd | Receiver propagation delay | _ | _ | 6 | us | Rising and falling;<br>CRXD = 20 pF; RRXD<br>= 2.4 KΩ | _ | | trx_sym | Receiver propagation delay symmetry | -2 | _ | 2 | us | Rising edge with respect to falling edge; CRXD = 20 pF; RRXD = 2.4 KΩ | _ | | Cslave | Maximum capacitance allowed on slave node | _ | 220 | 250 | pF | _ | _ | | t_wake_dom_lin | LIN dominant wake-<br>up time | 30 | 80 | 150 | us | _ | _ | | t_to_dom_TXDL | TXDL dominant time-out time | 5 | 7.2 | 8.6 | ms | LIN active mode;<br>VTXDL = 0 V. | _ | | t_det_sc | Short-circuit detection time | 20 | 25 | 30 | us | _ | _ | <sup>1.</sup> The device is compliant with LIN 2.2a. ## 8.6 DPGA Electrical Specifications Table 17. DPGA Electrical Specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|-------------------------------------------------------------------------------------|-------|--------|----------------|------|-----------|----------------| | Vin | Input voltage range | 0 | _ | Vvdda-2 | V | _ | _ | | Vout | Output voltage range | 0.25 | _ | Vvdda-0.<br>25 | V | _ | _ | | Vos | DPGA total<br>input referred<br>offset (before offset<br>compensation) <sup>1</sup> | -17.5 | _ | 17.5 | mV | Tj=25C | _ | | Vos_comprange | DPGA offset compensation range | _ | +/- 21 | _ | mV | _ | _ | | Vos_compstep | DPGA input referred offset compensation step <sup>2</sup> | 2.1 | 3 | 4 | mV | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 17. DPGA Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|----------------------------------------------------------------------------------|--------------------|----------|--------------------|------|-----------------------|----------------| | Vos_final | DPGA total input<br>referred offset (after<br>offset compensation) | -2 | _ | 2 | mV | Tj=25°C | _ | | Vos_drift | DPGA total offset<br>voltage temperature<br>drift over full<br>temperature range | -7.62 | _ | 7.62 | mV | _ | _ | | Vref | DPGA reference voltage | Vvdda/<br>12-0.025 | Vvdda/12 | Vvdda/<br>12+0.025 | V | Vref=Vvdda/12, Tj=25C | _ | | Vref | DPGA reference voltage | Vvdda/<br>6-0.03 | Vvdda/6 | Vvdda/<br>6+0.03 | V | Vref=Vvdda/6, Tj=25C | _ | | Vref | DPGA reference voltage | Vvdda/<br>4-0.035 | Vvdda/4 | Vvdda/<br>4+0.035 | V | Vref=Vvdda/4, Tj=25C | _ | | Vref | DPGA reference voltage | Vvdda/<br>2-0.035 | Vvdda/2 | Vvdda/<br>2+0.035 | V | Vref=Vvdda/2, Tj=25C | _ | | Gain | Programmable gain | 7.83 | 7.99 | 8.15 | _ | Gain=8 | _ | | Gain | Programmable gain | 15.54 | 15.86 | 16.18 | _ | Gain=16 | _ | | Gain | Programmable gain | 23.81 | 24.30 | 24.79 | _ | Gain=24 | _ | | Gain | Programmable gain | 31.24 | 31.88 | 32.52 | _ | Gain=32 | _ | | Gain | Programmable gain | 38.65 | 39.44 | 40.23 | _ | Gain=40 | _ | | Gain | Programmable gain | 48.59 | 49.58 | 50.58 | _ | Gain=50 | _ | | Gain | Programmable gain | 63.43 | 64.72 | 66.02 | _ | Gain=65 | _ | | Gain | Programmable gain | 78.25 | 79.84 | 81.44 | _ | Gain=80 | _ | | Egain | Programmable gain error | -2 | _ | +2 | % | Gain=24 | _ | | Elin | Linearity error <sup>3</sup> | -10 | _ | +10 | mV | _ | _ | | UGF | Unity gain band-<br>width | _ | 3.5 | _ | MHz | Gain=8 | _ | | UGF | Unity gain band-<br>width | _ | 3.3 | _ | MHz | Gain=16 | _ | | UGF | Unity gain band-<br>width | _ | 2.9 | _ | MHz | Gain=24 | _ | | UGF | Unity gain band-<br>width | _ | 2.2 | _ | MHz | Gain=32 | _ | | UGF | Unity gain band-<br>width | _ | 1.8 | _ | MHz | Gain=40 | _ | Table 17. DPGA Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|-------------------------------------------------|-----|-----|-----|------|-----------|----------------| | UGF | Unity gain band-<br>width | _ | 1.4 | _ | MHz | Gain=50 | _ | | UGF | Unity gain band-<br>width | _ | 1.1 | _ | MHz | Gain=65 | _ | | UGF | Unity gain band-<br>width | _ | 0.9 | _ | MHz | Gain=80 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 1.2 | us | Gain=8 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 1.2 | us | Gain=16 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 1.2 | us | Gain=24 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 1.6 | us | Gain=32 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 1.8 | us | Gain=40 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 2.2 | us | Gain=50 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 3 | us | Gain=65 | _ | | Tsettle | Settling time from 1% to 99% | _ | _ | 3.6 | us | Gain=80 | _ | | Trecover | Recovery time from ADC sampling within 1% error | _ | _ | 330 | ns | Gain=8 | _ | | Trecover | Recovery time from ADC sampling within 1% error | _ | _ | 410 | ns | Gain=16 | _ | | Trecover | Recovery time from ADC sampling within 1% error | _ | _ | 500 | ns | Gain=24 | _ | | Trecover | Recovery time from ADC sampling within 1% error | _ | _ | 560 | ns | Gain=32 | _ | | Trecover | Recovery time from ADC sampling within 1% error | _ | _ | 610 | ns | Gain=40 | _ | | Trecover | Recovery time from ADC sampling within 1% error | _ | - | 660 | ns | Gain=50 | _ | Table 17. DPGA Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------------|--------------------------------------------------------------------------------|-------------------|------|-------------------|------|-------------------------------------------------|----------------| | Trecover | Recovery time from ADC sampling within 1% error | _ | _ | 730 | ns | Gain=65 | _ | | Trecover | Recovery time from ADC sampling within 1% error | _ | _ | 870 | ns | Gain=80 | _ | | Cload | Output load capacitance | _ | _ | 25 | pF | _ | _ | | Ilscs | Level shifting current source | 42.5 | 50 | 57.5 | uA | 50uA config | _ | | Ilscs | Level shifting current source | 85 | 100 | 115 | uA | 100uA config | _ | | llscs | Level shifting current source | 170 | 200 | 230 | uA | 200uA config | _ | | llscs_os | Level shifting current source mismatch | -1 | _ | +1 | % | Tj=25C | _ | | Ilscs_os_drift | Level shifting current source mismatch temperature drift over full temperature | -1 | _ | +1 | % | _ | _ | | Ilscs_trim | Level shifting current source trim step | _ | 0.25 | _ | % | _ | _ | | llscs_trim_range | Level shifting current source trim range | -8 | _ | +8 | % | _ | _ | | Vpos_ref | Positive reference voltage | Vvdda*(4<br>8/64) | _ | Vvdda*(6<br>3/64) | V | _ | _ | | Vpos_ref_error | Positive reference voltage error | -0.005*V<br>vdda | _ | 0.005*Vv<br>dda | V | _ | _ | | Vneg_ref | Negative reference voltage | Vvdda*(1<br>/64) | _ | Vvdda*(1<br>6/64) | V | _ | _ | | Vneg_ref_error | Negative reference voltage error | -0.005*V<br>vdda | _ | 0.005*Vv<br>dda | V | _ | _ | | Vos_cmp | Comparator offset voltage | -20 | _ | 20 | mV | _ | _ | | tdelay_cmp | Comparator propagation delay | _ | _ | 300 | ns | 10mV overdrive voltage excluding offset voltage | _ | | tdelay_digi_filter | Digital time filter delay | 0.35 | _ | 2.5 | us | | _ | Table 17. DPGA Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------------|--------------------------|-----|-----|-----|------|-----------|----------------| | tdelay_ana_filter | Analog time filter delay | 2.5 | _ | 8 | us | | _ | - 1. This is the initial value after production; aging drift is not included. - 2. The step can be further reduced by utilizing level shifting current source trimming. - 3. Using best fit approach. ## 8.7 GDU Electrical Specifications Table 18. GDU Electrical Specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|--------------------------------------------------------------------|-------|------|-------|------|----------------------------------------------------------------------------------------|----------------| | VHD_NOM | HD supply range<br>MOSFETs can be<br>turned on (normal<br>range) | 7 | 14 | 20 | V | _ | _ | | VHD_EXT | HD supply range<br>MOSFETs can be<br>turned on (extended<br>range) | 3.5 | 14 | 30.65 | V | Operation in the range from 3.5V to 7V needs the boost regulator option to be enabled. | _ | | VVGS | External MOSFET VGS drive | 5.5 | 9.3 | 12 | V | _ | _ | | QG | External MOSFET total gate charge @ 10 V, 40 KHz <sup>1</sup> | _ | _ | 75 | nC | _ | _ | | RHSpul | Pull resistance<br>between HGx and<br>HSx | 60 | 80 | 120 | kΩ | _ | _ | | RLSpul | Pull resistance<br>between LGx and<br>LSx | 60 | 80 | 120 | kΩ | _ | _ | | VHVHDLA | HD high voltage<br>monitor assert<br>trippoint low | 20 | 21 | 22.8 | V | _ | _ | | VHVHDLD | HD high voltage<br>monitor deassert<br>trippoint low | 19.5 | 20.5 | 22.3 | V | _ | _ | | VHVHDHA | HD high voltage<br>monitor assert<br>trippoint high | 30.65 | 32.5 | 34.6 | V | _ | _ | | VHVHDHD | HD high voltage<br>monitor deassert<br>trippoint high | 29.65 | 31.5 | 33.6 | V | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 18. GDU Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------------------|-----------------------------------------------------------------|------|-------|-------|------|-----------|----------------| | tHVHD | HD high voltage monitor filter time | _ | 3 | _ | us | _ | _ | | ADIVlow3p3 | Phase & HD signal division ratio low, MCU@3.3V <sup>2</sup> | 6.24 | 6.62 | 7.0 | _ | _ | _ | | ADIVlow5p0 | Phase & HD signal division ratio low, MCU@5.0V <sup>2</sup> | 4.20 | 4.41 | 4.62 | _ | _ | _ | | ADIVhigh3p3 | Phase & HD signal division ratio high, MCU@3.3V <sup>3</sup> | 9.44 | 10.33 | 11.21 | _ | _ | _ | | ADIVhigh5p0 | Phase & HD signal division ratio high, MCU@5.0V <sup>3</sup> | 6.22 | 6.73 | 7.23 | _ | _ | _ | | tGON16 | HG/LG turn on time vs 7.5nF load (slew=16) <sup>4</sup> | _ | 600 | _ | ns | _ | _ | | tGON23 | HG/LG turn on time vs 7.5nF load (slew=23) <sup>4</sup> | _ | 300 | _ | ns | _ | _ | | tGON31 | HG/LG turn on<br>time vs 7.5nF load<br>(slew=31) <sup>4</sup> | _ | 190 | _ | ns | _ | _ | | tGOFF16 | HG/LG turn off<br>time vs 7.5nF load<br>(slew=16) <sup>5</sup> | _ | 650 | _ | ns | _ | _ | | tGOFF23 | HG/LG turn off<br>time vs 7.5nF load<br>(slew=23) <sup>5</sup> | _ | 340 | _ | ns | _ | _ | | tGOFF31 | HG/LG turn off<br>time vs 7.5nF load<br>(slew=31) <sup>5</sup> | _ | 210 | _ | ns | _ | _ | | tdelon | PWM channel to<br>HG/LG start of turn<br>on delay <sup>6</sup> | _ | _ | 500 | ns | _ | _ | | tdeloff | PWM channel to<br>HG/LG start of turn<br>off delay <sup>6</sup> | _ | _ | 500 | ns | _ | _ | | tdelon,HS-<br>tdeloff,LS | Inherent driver deadtime | -200 | _ | 200 | ns | _ | _ | Table 18. GDU Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------------------|---------------------------------------------------------------------|------|------|------|------|-----------|----------------| | tdelon,LS-<br>tdeloff,HS | Inherent driver deadtime | -200 | _ | 200 | ns | _ | _ | | tdeldrift | individual driver<br>delay drift over<br>temperature | -65 | _ | 65 | ns | _ | _ | | tminpulse | Minimum PWM<br>driver on/off pulse<br>width (fastest slew) | 1 | _ | _ | us | _ | _ | | IDRVOFF0 | Gate Driver turn off current (slew=0) | 1 | 7.2 | 14 | mA | _ | _ | | IDRVOFF16 | Gate Driver turn off current (slew=16) | 60 | 100 | 140 | mA | _ | _ | | IDRVOFF23 | Gate Driver turn off current (slew=23) | 140 | 200 | 270 | mA | _ | _ | | IDRVOFF31 | Gate Driver turn off c urrent (slew=31) | 290 | 425 | 560 | mA | _ | _ | | IDRVON0 | Gate Driver turn on current (slew=0) | -14 | -7.2 | -1 | mA | _ | _ | | IDRVON16 | Gate Driver turn on current (slew=16) | -140 | -100 | -60 | mA | _ | _ | | IDRVON23 | Gate Driver turn on current (slew=23) | -270 | -200 | -140 | mA | _ | _ | | IDRVON31 | Gate Driver turn on c urrent (slew=31) | -560 | -425 | -290 | mA | _ | _ | | IDRV_STEP_0_16 | Gate driver current step from slew=0 to slew=16 <sup>7</sup> | _ | 6 | _ | mA | _ | _ | | IDRV_STEP_16_23 | Gate driver current<br>step from slew=16 to<br>slew=23 <sup>7</sup> | _ | 15 | _ | mA | _ | _ | | IDRV_STEP_23_31 | Gate driver current<br>step from slew=23 to<br>slew=31 <sup>7</sup> | _ | 30 | _ | mA | _ | _ | | IHD | HD input current when GDU is disabled | _ | 0.5 | - | uA | _ | _ | | IVBS | VBSx current while high side inactive | _ | _ | 1000 | uA | _ | _ | | ICPCG | CP driver charge current | 50 | 112 | 190 | mA | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. S32M2vv Data Sheet Table 18. GDU Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|--------------------------------------------|------|------|------|------|-----------|----------------| | ICPDCG | CP driver discharge current | 60 | 122 | 210 | mA | _ | _ | | fCP | Charge Pump operating frequency | 62.5 | _ | 500 | kHz | _ | _ | | fBOOST | Boost converter operating frequency | 62.5 | _ | 2500 | kHz | _ | _ | | DCBOOST | Boost converter operating duty-cycle | 25 | 50 | 75 | % | _ | _ | | ICOIL0 | Boost coil current limit (lowest setting) | 65 | 135 | 210 | mA | _ | _ | | ICOIL7 | Boost coil current limit (highest setting) | 420 | 530 | 700 | mA | _ | _ | | ICOIL_STEP | Boost coil current setting step | _ | 56 | _ | mA | _ | _ | | VBSTON | VSUP boost turn on trip point | 9.5 | 10.1 | 10.8 | V | _ | _ | | VBSTOFF | VSUP boost turn off trip point | 9.8 | 10.4 | 11.1 | V | _ | _ | | тdesatls | LS desaturation comparator filter time | 2 | 4 | 7 | us | _ | _ | | тdesaths | HS desaturation comparator filter time | 2 | 4 | 7 | us | _ | _ | | Vdesatls | LS desaturation comparator level, option 0 | 0.09 | 0.18 | 0.27 | V | _ | _ | | Vdesatls | LS desaturation comparator level, option 1 | 0.18 | 0.28 | 0.39 | V | _ | _ | | Vdesatls | LS desaturation comparator level, option 2 | 0.25 | 0.38 | 0.51 | V | _ | _ | | Vdesatls | LS desaturation comparator level, option 3 | 0.32 | 0.48 | 0.63 | V | _ | _ | | Vdesatls | LS desaturation comparator level, option 4 | 0.46 | 0.7 | 0.94 | V | _ | _ | Table 18. GDU Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------|----------------------------------------------------------------|------|------|------|------|-----------|----------------| | Vdesatls | LS desaturation comparator level, option 5 | 0.64 | 0.95 | 1.26 | V | _ | _ | | Vdesatls | LS desaturation comparator level, option 6 | 0.8 | 1.2 | 1.6 | V | _ | _ | | Vdesatls | LS desaturation comparator level, option 7 | 1 | 1.45 | 1.9 | V | _ | _ | | Vdesaths | HS desaturation comparator level (VHD-VHSx), option 0 | 0.09 | 0.18 | 0.27 | V | _ | _ | | Vdesaths | HS desaturation comparator level (VHD-VHSx), option 1 | 0.18 | 0.28 | 0.39 | V | _ | _ | | Vdesaths | HS desaturation<br>comparator level<br>(VHD-VHSx), option<br>2 | 0.25 | 0.38 | 0.51 | V | _ | _ | | Vdesaths | HS desaturation comparator level (VHD-VHSx), option 3 | 0.32 | 0.48 | 0.63 | V | _ | _ | | Vdesaths | HS desaturation comparator level (VHD-VHSx), option 4 | 0.46 | 0.7 | 0.94 | V | _ | _ | | Vdesaths | HS desaturation comparator level (VHD-VHSx), option 5 | 0.64 | 0.95 | 1.26 | V | _ | _ | | Vdesaths | HS desaturation comparator level (VHD-VHSx), option 6 | 0.8 | 1.2 | 1.6 | V | _ | _ | | Vdesaths | HS desaturation comparator level (VHD-VHSx), option 7 | 1 | 1.45 | 1.9 | V | _ | _ | Table 18. GDU Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|---------------------------------------------------------------|-----|------|-----|------|-----------|----------------| | ROSD_pu | Off-state diagnostics, pull-up resistor <sup>8</sup> | 5 | 10.5 | 15 | kΩ | _ | _ | | ROSD_pd | Off-state<br>diagnostics, pull-<br>down resistor <sup>8</sup> | 5 | 10.5 | 15 | kΩ | _ | _ | - 1. Total gate charge spec is only a recommendation. FETs with higher gate charge can be used when resulting slew rates are tolerable by the application and resulting power dissipation does not lead to thermal overload. - 2. VHSx [3V; 20V], VHD=[3.5V; 20V], ADC supply=3.3V - 3. VHSx [3V; 30.65V], VHD=[3.5V3;0.65V], ADC supply=5V - 4. (VBSx HSx) = 10V respectively VLSx=10V, measured from 1V to 9V HGx/LGx vs HSx/LSx - 5. (VBSx HSx) = 10V respectively VLSx=10V, measured from 9V to 1V HGx/LGx vs HSx/LSx - 6. The delay is dependent on slew rate configuration. The variation on a given device for a given slew setting is much less than the specified range. - 7. These values does not apply to the pre-production samples (Analog die mask revision 0P73G) where the IDRV\_STEP\_\* value is constant 15mA. - 8. ROSD\_pu =~ROSD\_pd, VSUP>=7V ## 8.8 Temperature Monitor Electrical Specifications The table below gives the specification for the AE on-die Temperature Sensor. There are two temperature sensors, one instance located in vicinity of PMC block (TMON\_PMC) and another one at the other side of AE device near the LIN and CAN physical layers (TMON\_PHY). Table 19. Temperature Monitor Electrical Specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------------------|-------------------------------------------------------------------------------------|------|-----|-----|------|--------------------|----------------| | TTSENS_acc | Temperature monitor accuracy (sensor only) valid for TMON_PMC <sup>1,2</sup> | -5 | _ | 5 | °C | 85°C < Tj < 175°C | _ | | TTSENS_acc | Temperature monitor accuracy (sensor only) valid for TMON_PMC <sup>1,2,3</sup> | -10 | _ | 10 | °C | -40°C < Tj <= 85°C | _ | | TTSENS_acc_<br>offset | Temperature monitor accuracy offset (sensor only) for TMON_PHY relative to TMON_PMC | -2.5 | _ | 2.5 | °C | -40°C < Tj < 175°C | _ | | TOT_1 | Over-temperature flag trip point, threshold 1 <sup>3</sup> | 80 | 85 | _ | °C | _ | _ | | TOT_2 | Over-temperature<br>flag trip point,<br>threshold 2 | 125 | _ | _ | °C | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 19. Temperature Monitor Electrical Specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------------|-----|-----|-----|------|-----------|----------------| | TOT_3 | Over-temperature flag trip point, threshold 3 | 150 | _ | _ | °C | _ | _ | | TOT_4 | Over-temperature flag trip point, threshold 4 | 175 | _ | _ | °C | _ | _ | - 1. The error caused by ADC conversion and provided temperature calculation formula is not included. - 2. TMON\_PHY measurements can deviate by TTSENS\_acc\_offset from the accuracy achievable by TMON\_PMC. - 3. In the lowest temperature quadrant (up to 85°C) the temperature sensor accuracy is relaxed to +/- 10°C. This includes the thresholds. # 9 S32M27x MCU electrical specifications #### 9.1 Glitch Filter The glitch filter parameters in the following table apply to the filters of WKPU pins and TRGMUX inputs 60-63. Table 20. Glitch Filter | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|-----------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | TFILT | Glitch filter max<br>filtered pulse<br>width <sup>1,2,3</sup> | _ | _ | 20 | ns | _ | _ | | TUNFILT | Glitch filter min<br>unfiltered pulse<br>width <sup>2,3,4</sup> | 400 | _ | _ | ns | _ | _ | - 1. Pulses shorter than defined by the maximum value are guaranteed to be filtered (not passed). - 2. An input signal pulse is defined by the duration between the input signal's crossing of a Vil/Vih threshold voltage level, and the next crossing of the opposite level. - 3. Pulses in between the max filtered and min unfiltered may or may not be passed through. - 4. Pulses larger than defined by the minimum value are guaranteed to not be filtered (passed). #### 9.2 Power management #### 9.2.1 Supply Monitoring Table 21. Supply Monitoring | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|--------------------------------------------|------|------|------|------|-----------|----------------| | LVR_VDD_HV_A | LVR on VDD_HV_A, assert threshold (in FPM) | 2.77 | 2.85 | 2.93 | V | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 21. Supply Monitoring...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|----------------------------------------------------------------------------|-------|-------|-------|------|-----------|----------------| | LVR_VDD_HV_A | LVR on VDD_HV_A, assert threshold (in RPM) | 2.77 | 2.85 | 2.93 | V | _ | _ | | _ | VDD_HV_A LVR monitor hysteresis | _ | 18.75 | _ | mV | _ | _ | | HVD_VDD_HV_A | HVD on VDD_HV_A, assert threshold (in FPM) | 5.787 | 5.887 | 5.987 | V | _ | _ | | _ | VDD_HV_A HVD monitor hysteresis | _ | 37.5 | _ | mV | _ | _ | | LVD_VDD_HV_A | Low Voltage<br>Detect (LVD5A) on<br>VDD_HV_A, assert<br>threshold (in FPM) | 4.33 | 4.41 | 4.49 | V | _ | _ | | _ | VDD_HV_A<br>LVD monitor<br>hysteresis | _ | 37.5 | _ | mV | _ | _ | | VPOR_VDD_HV_A | Power-On-Reset<br>(VPOR) on<br>VDD_HV_A,<br>deassert threshold | 0.9 | 1.5 | 2.2 | V | _ | _ | | VREF12 | Bandgap reference, trimmed | 1.18 | 1.2 | 1.22 | V | _ | | # 9.3 I/O parameters # 9.3.1 GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V) Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------------------|--------------------------|-----|--------------------------|------|-------------------|----------------| | VIH | Input high level DC voltage threshold | 0.70 x<br>VDD_HV<br>_A/B | _ | VDD_HV<br>_A/B +<br>0.3 | V | VDD_HV_A/B = 3.3V | _ | | VIL | Input low level DC voltage threshold | VSS - 0.3 | _ | 0.30 x<br>VDD_HV<br>_A/B | V | VDD_HV_A/B = 3.3V | _ | | WFRST | RESET Input<br>Filtered pulse width <sup>1</sup> | _ | _ | 33 | ns | _ | _ | | WNFRST | RESET Input not filtered pulse width <sup>2</sup> | 100 | _ | _ | ns | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|--------------------------------------------------------------------------------------|--------------------------|-----|-----|------|-----------------------------------------------------------------|----------------| | ILKG_33_S0 | 3.3V input leakage<br>current for Standard<br>GPIO <sup>3</sup> | -133 | _ | 300 | nA | Pins with Analog<br>Function Count = 0 | _ | | ILKG_33_S1 | 3.3V input leakage current for Standard GPIO <sup>3</sup> | -545 | _ | 445 | nA | Pins with Analog<br>Function Count = 1 | _ | | ILKG_33_S2 | 3.3V input leakage current for Standard GPIO <sup>3</sup> | -749 | _ | 517 | nA | Pins with Analog Function Count = 2, plus PTA12, PTD1 | _ | | ILKG_33_S3 | 3.3V input leakage current for Standard GPIO <sup>3</sup> | -1288 | _ | 679 | nA | Pins with Analog Function Count = 3, plus PTD0 | _ | | ILKG_33_SP0 | 3.3V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -370 | _ | 575 | nA | Pins with Analog<br>Function Count = 0 | _ | | ILKG_33_SP1 | 3.3V input leakage current for Standard Plus GPIO and RESET IO <sup>3</sup> | -660 | _ | 659 | nA | Pins with Analog<br>Function Count = 1 | _ | | ILKG_33_SP2 | 3.3V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -1094 | _ | 794 | nA | Pins with Analog<br>Function Count = 2 | _ | | ILKG_33_M0 | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup> | -792 | _ | 750 | nA | Pins with Analog<br>Function Count = 0 | _ | | ILKG_33_M1 | 3.3V GPIO input<br>leakage current for<br>Medium GPIO <sup>3</sup> | -989 | _ | 824 | nA | Pins with Analog Function Count = 1, plus PTC16, PTD5 | _ | | ILKG_33_I | 3.3V input leakage current for GPI <sup>3</sup> | -120 | _ | 120 | nA | _ | _ | | VHYS_33 | Input hysteresis voltage | 0.06 x<br>VDD_HV<br>_A/B | _ | _ | mV | Always enabled. | _ | | CIN | GPIO Input capacitance | 2 | 4 | 6 | pF | add 2pF for package/<br>parasitic | _ | | IPU_33 | 3.3V GPIO pull up/<br>down resistance | 20 | _ | 60 | kΩ | pull up @ 0.3 x VDD_<br>HV_A/B, pull down @<br>0.7 x VDD_HV_A/B | _ | Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|--------------------------------------|----------------| | IOH_33_S | 3.3V output<br>high current for<br>Standard GPIO <sup>4,5</sup> | 1.0 | _ | _ | mA | VOH >= VDD_HV_A/B<br>- 0.7V | _ | | IOH_33_SP | 3.3V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>4,5</sup> | 1.5 | _ | _ | mA | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOH_33_M | 3.3V output high<br>current for Medium<br>GPIO <sup>4,5</sup> | 3 | _ | _ | mA | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOH_33_SP | 3.3V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>4,5</sup> | 3 | _ | - | mA | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOH_33_M | 3.3V output high<br>current for Medium<br>GPIO <sup>4,5</sup> | 6 | _ | _ | mA | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOL_33_S | 3.3V output low<br>current for Standard<br>GPIO <sup>4,5</sup> | 1.0 | _ | _ | mA | VOL <= 0.7V | _ | | IOL_33_SP | 3.3V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5 | 1.5 | _ | - | mA | DSE =0, VOL <= 0.7V | _ | | IOL_33_M | 3.3V output low<br>current for Medium<br>GPIO <sup>4,5</sup> | 3.0 | _ | _ | mA | DSE =0, VOL <= 0.7V | _ | | IOL_33_SP | 3.3V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5 | 3 | _ | _ | mA | DSE =1, VOL <= 0.7V | _ | | IOL_33_M | 3.3V output low<br>current for Medium<br>GPIO <sup>4,5</sup> | 6 | _ | _ | mA | DSE =1, VOL <= 0.7V | _ | | FMAX_33_S | 3.3V maximum<br>frequency for<br>Standard GPIO <sup>4,6</sup> | _ | _ | 10 | MHz | 2.9V - 3.6V CL(max) = 25pF | _ | | FMAX_33_SP | 3.3V maximum<br>frequency for<br>Standard Plus<br>GPIO <sup>4,6</sup> | _ | _ | 25 | MHz | 2.9V - 3.6V CL (max) = 25pF | _ | Table 22. GPIO DC electrical specifications, 3.3V Range (2.97V - 3.63V)...continued | Symbo | ol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|----|-------------------------------------------------------------|-----|-----|-----|------|-----------------------------|----------------| | FMAX_33_M | 1 | 3.3V maximum<br>frequency for<br>Medium GPIO <sup>4,6</sup> | _ | _ | 50 | MHz | 2.9V - 3.6V CL (max) = 25pF | _ | - 1. Maximum length of RESET pulse will be filtered by an internal filter on this pin. - 2. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter. - 3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground. - 4. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load. - 5. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document. - 6. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad. To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered. #### 9.3.2 GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------|--------------------------|-----|--------------------------|------|-------------------|----------------| | VIH | Input high level DC voltage threshold | 0.65 x<br>VDD_HV<br>_A/B | _ | VDD_HV<br>_A/B +<br>0.3 | V | VDD_HV_A/B = 5.0V | _ | | VIL | Input low level DC voltage threshold | VSS - 0.3 | _ | 0.35 x<br>VDD_HV<br>_A/B | V | VDD_HV_A/B = 5.0V | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. S32M2vv Data Sheet Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|--------------------------------------------------------------------------------------|--------------------------|-----|------|------|-------------------------------------------------------------|----------------| | WFRST | RESET Input filtered pulse width <sup>1</sup> | _ | _ | 33 | ns | _ | _ | | WNFRST | RESET Input not filtered pulse width <sup>2</sup> | 100 | _ | _ | ns | _ | _ | | ILKG_50_S0 | 5.0V input leakage current for Standard GPIO <sup>3</sup> | -193 | _ | 389 | nA | Pins with Analog<br>Function Count = 0 | _ | | ILKG_50_S1 | 5.0V input leakage current for Standard GPIO <sup>3</sup> | -691 | _ | 580 | nA | Pins with Analog<br>Function Count = 1 | _ | | ILKG_50_S2 | 5.0V input leakage current for Standard GPIO <sup>3</sup> | -947 | _ | 673 | nA | Pins with Analog<br>Function Count = 2,<br>plus PTA12, PTD1 | _ | | ILKG_50_S3 | 5.0V input leakage current for Standard GPIO <sup>3</sup> | -1614 | _ | 879 | nA | Pins with Analog<br>Function Count = 3,<br>plus PTD0 | _ | | ILKG_50_SP0 | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -553 | _ | 736 | nA | Pins with Analog<br>Function Count = 0 | _ | | ILKG_50_SP1 | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -855 | _ | 846 | nA | Pins with Analog<br>Function Count = 1 | _ | | ILKG_50_SP2 | 5.0V input leakage<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>3</sup> | -1389 | _ | 1017 | nA | Pins with Analog<br>Function Count = 2 | _ | | ILKG_50_M0 | 5.0V input leakage<br>current for Medium<br>GPIO <sup>3</sup> | -1036 | _ | 951 | nA | Pins with Analog<br>Function Count = 0 | _ | | ILKG_50_M1 | 5.0V input leakage current for Medium GPIO <sup>3</sup> | -1284 | _ | 1057 | nA | Pins with Analog<br>Function Count = 1,<br>plus PTC16, PTD5 | _ | | ILKG_50_I | 5.0V input leakage current for GPI <sup>3</sup> | -150 | _ | 150 | nA | _ | _ | | VHYS_50 | input hysteresis voltage | 0.06 x<br>VDD_HV<br>_A/B | _ | _ | mV | Always enabled. | _ | | CIN | GPIO Input capacitance | 2 | 4 | 6 | pF | add 2pF for package/<br>parasitic | _ | Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|--------------------------------------------------------------------------------------|-----|-----|-----|------|-------------------------------------------------------------|----------------| | IPU_50 | 5.0V GPIO pull up/<br>down resistance | 20 | _ | 55 | kΩ | pull up @ 0.3 * VDD_<br>HV_*, pull down @ 0.7<br>* VDD_HV_* | _ | | IOH_50_S | 5.0V output<br>high current<br>Standard GPIO <sup>4,5</sup> | 1.6 | _ | _ | mA | VOH >= VDD_HV_A/B<br>- 0.7V | _ | | IOH_50_SP | 5.0V output high<br>current Standard<br>Plus GPIO and<br>RESET IO 4,5 | 2.5 | _ | _ | mA | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOH_50_M | 5.0V output high<br>current for Medium<br>GPIO <sup>4,5</sup> | 4.0 | _ | _ | mA | DSE = 0, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOH_50_SP | 5.0V output high<br>current for Standard<br>Plus GPIO and<br>RESET IO <sup>4,5</sup> | 5.0 | _ | _ | mA | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOH_50_M | 5.0V output high<br>current for Medium<br>GPIO <sup>4,5</sup> | 8.0 | _ | _ | mA | DSE = 1, VOH >=<br>VDD_HV_A/B - 0.7V | _ | | IOL_50_S | 5.0V output<br>low current for<br>Standard GPIO <sup>4,5</sup> | 1.6 | _ | _ | mA | VOL <= 0.7V | _ | | IOL_50_SP | 5.0V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5 | 2.5 | _ | _ | mA | DSE =0, VOL <= 0.7V | _ | | IOL_50_M | 5.0V output low<br>current for Medium<br>GPIO <sup>4,5</sup> | 4.0 | _ | _ | mA | DSE =0, VOL <= 0.7V | _ | | IOL_50_SP | 5.0V output low<br>current for Standard<br>Plus GPIO and<br>RESET IO 4,5 | 5.0 | _ | _ | mA | DSE =1, VOL <= 0.7V | _ | | IOL_50_M | 5.0V output low<br>current for medium<br>GPIO <sup>4,5</sup> | 8.0 | _ | _ | mA | DSE =1, VOL <= 0.7V | _ | | FMAX_50_S | 5.0V maximum<br>frequency for<br>Standard GPIO <sup>4,6</sup> | _ | _ | 10 | MHz | 3.6V - 5.5V CL (max) = 25pF | _ | | FMAX_50_SP | 5.0V maximum frequency for | _ | _ | 25 | MHz | 3.6V - 5.5V CL (max) = 25pF | _ | Table 23. GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|-------------------------------------------------------------|-----|-----|-----|------|-----------------------------|----------------| | | Standard Plus<br>GPIO <sup>4,6</sup> | | | | | | | | FMAX_50_M | 5.0V maximum<br>frequency for<br>Medium GPIO <sup>4,6</sup> | _ | _ | 25 | MHz | 3.6V - 5.5V CL (max) = 25pF | _ | - 1. Maximum length of RESET pulse will be filtered by an internal filter on this pin. - 2. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter. - 3. A positive value is leakage flowing into pin with pin at VDD\_HV\_A/B (the GPIO supply level); a negative value is leakage flowing out the pin with the pin at ground. - 4. GPIO output transition time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load. - 5. I/O output current specifications are valid for the given reference load figure, and the constraints given in the Operating Conditions of this document. - 6. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load is assumed in addition to a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch.. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad. To determine total switching current on any I/O supply, current values per output pin should not be incrementally summed. I/O interfaces on the device are asynchronous to each other, so not all switching occurs at the same instant. Actual use case must be considered. #### 9.3.3 3.3V (2.97V - 3.63V) GPIO Output AC Specification Table 24. 3.3V (2.97V - 3.63V) GPIO Output AC Specification | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |------------|----------------------------------------------------|-----|-----|-----|------|-----------------|----------------| | TR_TF_33_S | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup> | 5 | _ | 28 | ns | CL (max) = 25pF | _ | | TR_TF_33_S | 3.3V Standard GPIO rise/fall time <sup>1,2,3</sup> | 9.5 | _ | 43 | ns | CL (max) = 50pF | _ | Table continues on the next page... All information provided in this document is subject to legal disclaimers. Table 24. 3.3V (2.97V - 3.63V) GPIO Output AC Specification...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|---------------------------------------------------------------|-----|-----|------|------|---------------------------------|----------------| | TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup> | 4 | _ | 17.5 | ns | DSE=0 CL (max) = 25pF | _ | | TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup> | 1.9 | _ | 10 | ns | DSE=1 CL (max) = 25pF | _ | | TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4 | 7.5 | _ | 27 | ns | DSE=0 CL (max) = 50pF | _ | | TR_TF_33_SP | 3.3V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4 | 3.5 | _ | 15 | ns | DSE=1 CL (max) = 50pF | _ | | TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup> | 2.2 | _ | 12.3 | ns | DSE=0, SRE=0 CL<br>(max) = 25pF | _ | | TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup> | 3.0 | _ | 14 | ns | DSE=0, SRE=1 CL<br>(max) = 25pF | _ | | TR_TF_33_M | 3.3V Medium<br>GPIO rise/fall<br>time <sup>1,2,3</sup> | 0.8 | _ | 6.6 | ns | DSE=1, SRE=0 CL<br>(max) = 25pF | _ | | TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3</sup> | 2.4 | _ | 10.5 | ns | DSE=1, SRE=1 CL<br>(max) = 25pF | _ | | TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup> | 4.5 | _ | 17.3 | ns | DSE=0, SRE=0 CL<br>(max) = 50pF | _ | | TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup> | 5 | _ | 19.8 | ns | DSE=0, SRE=1 CL<br>(max) = 50pF | _ | | TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup> | 2.2 | _ | 10 | ns | DSE=1, SRE=0 CL<br>(max) = 50pF | | | TR_TF_33_M | 3.3V Medium GPIO rise/fall time <sup>1,2,3,4</sup> | 3.6 | _ | 13.9 | ns | DSE=1, SRE=1 CL<br>(max) = 50pF | _ | - 1. I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For signals with frequency greater than 63MHz, a maximum 2 inch PCB trace is assumed. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT\_\*) of the I/O pad. - 2. GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_A/B level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB. - 3. GPIO output transistion time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load. - 4. Output timing valid for maximum external load C L = 50pF (includes PCB trace, package trace, and external device input load). ## 9.3.4 5.0V (4.5V - 5.5V) GPIO Output AC Specification Table 25. 5.0V (4.5V - 5.5V) GPIO Output AC Specification | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|-----------------------------------------------------------------|------|-----|------|------|---------------------------------|----------------| | TR_TF_50_S | 5.0V Standard GPIO rise/fall time <sup>1,2,3</sup> | 5 | _ | 21 | ns | CL (max) = 25pF | _ | | TR_TF_50_S | 5.0V Standard GPIO rise/fall time 1,2,3,4 | 8.5 | _ | 31 | ns | CL (max) = 50pF | _ | | TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3</sup> | 3 | _ | 13.2 | ns | DSE=0 CL (max) = 25pF | _ | | TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time 1,2,3 | 1 | _ | 7.1 | ns | DSE=1 CL (max) = 25pF | _ | | TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time 1,2,3,4 | 6.4 | _ | 18.8 | ns | DSE=0 CL (max) = 50pF | _ | | TR_TF_50_SP | 5.0V Standard<br>Plus GPIO rise/fall<br>time <sup>1,2,3,4</sup> | 3.4 | _ | 11 | ns | DSE=1 CL (max)<br>=50pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup> | 1.8 | _ | 8.2 | ns | DSE=0, SRE=0 CL<br>(max) = 25pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup> | 2.5 | _ | 9.8 | ns | DSE=0, SRE=1 CL<br>(max) = 25pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup> | 0.7 | _ | 4.5 | ns | DSE=1, SRE=0 CL<br>(max) = 25pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time <sup>1,2,3</sup> | 1.8 | _ | 7.2 | ns | DSE=1, SRE=1 CL<br>(max) = 25pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time 1,2,3,4 | 3.95 | _ | 13.2 | ns | DSE=0, SRE=0 CL<br>(max) = 50pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time 1,2,3,4 | 4.3 | _ | 13.8 | ns | DSE=0, SRE=1 CL<br>(max) = 50pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time 1,2,3,4 | 1.6 | _ | 7.1 | ns | DSE=1, SRE=0 CL<br>(max) = 50pF | _ | | TR_TF_50_M | 5.0V Medium GPIO rise/fall time 1,2,3,4 | 2.7 | _ | 9.6 | ns | DSE=1, SRE=1 CL<br>(max) = 50pF | _ | <sup>1.</sup> I/O timing specifications are valid for the un-terminated 50ohm transmission line reference load given in the figure below. A lumped 8pF load (typical) is assumed at the end of a 5 inch microstrip trace on standard FR4 with approximately 3.3pF/inch. For best signal integrity, the series resistance in the transmission line should be matched closely to the selected output resistance (ROUT \*) of the I/O pad. S32M2xx All information provided in this document is subject to legal disclaimers. <sup>2.</sup> GPIO output transistion time information can be obtained from the device IBIS model. IBIS models are recommended for system level simulations, as discrete values for I/O transition times are not representative of the I/O pad behavior when connected to an actual transmission line load. <sup>3.</sup> GPIO rise/fall time specifications are derived from simulation model for the defined operating points (between 20% and 80% of VDD\_HV\_A/B level). Actual application rise/fall time should be extracted from IBIS model simulations with the microcontroller models and application PCB. 4. Output timing valid for maximum external load C L = 50pF (includes PCB trace, package trace, and external device input load). ## 9.4 Flash memory specification ## 9.4.1 Flash memory program and erase specifications Table 26. Flash memory program and erase specifications | Symbol | Characteristic <sup>1</sup> | Typ <sup>2</sup> | Factory<br>Programmi | ng <sup>3</sup> , <sup>4</sup> | Field Updat | te | | Unit | |-----------------------|------------------------------------|------------------|-------------------------------|---------------------------------|----------------------------------------|----------------|------------------|------| | | | | Initial Max | Initial Max,<br>Full Temp | Typical<br>End of<br>Life <sup>5</sup> | Lifetime I | Max <sup>6</sup> | | | | | | 20°C ≤T <sub>A</sub><br>≤30°C | -40°C ≤T <sub>J</sub><br>≤150°C | -40°C ≤T <sub>J</sub><br>≤150°C | ≤ 1,000 cycles | ≤ 100,000 cycles | | | t <sub>dwpgm</sub> | Doubleword (64 bits) program time | 102 | 122 | 129 | 111 | 150 | | μs | | t <sub>ppgm</sub> | Page (256 bits) program time | 142 | 171 | 180 | 157 | 200 | | μs | | t <sub>qppgm</sub> | Quad-page (1024 bits) program time | 314 | 377 | 396 | 341 | 450 | | μs | | t <sub>8kpgm</sub> | 8 KB Sector program time | 20 | 24 | 26 | 22 | 30 | | ms | | t <sub>8kers</sub> | 8 KB Sector erase time | 4.8 | 8.5 | 10.6 | 6.5 | 30 | | ms | | t <sub>256kbers</sub> | 256KB Block erase time | 22.8 | 27.4 | 28.8 | 24.4 | 40 | _ | ms | | t <sub>512kbers</sub> | 512KB Block erase time | 25.4 | 30.5 | 32.1 | 27.9 | 45 | _ | ms | | t <sub>1mbers</sub> | 1MB Block erase time | 30.6 | 36.8 | 38.7 | 33.6 | 50 | _ | ms | | t <sub>2mbers</sub> | 2MB Block erase time | 41.1 | 49.3 | 51.8 | 45.2 | 60 | _ | ms | <sup>1.</sup> Program times are actual hardware programming times and do not include software overhead. Sector program times assume guad-page programming. <sup>2.</sup> Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations. <sup>3.</sup> Conditions: ≤ 25 cycles, nominal voltage. <sup>4.</sup> Plant Programing times provide guidance for timeout limits used in the factory. <sup>5.</sup> Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations. <sup>6.</sup> Conditions: $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150°C, full spec voltage. ## 9.4.2 Flash memory Array Integrity and Margin Read specifications Table 27. Flash memory Array Integrity and Margin Read specifications | Symbol | Characteristic | Min | Typical | Max <sup>1 2</sup> | Units <sup>3</sup> | |-------------------------|-----------------------------------------------------------------------------------------|-----|---------|------------------------------------------------------------------------------|--------------------| | t <sub>ai256kseq</sub> | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 256KB block. | _ | _ | 8192 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _ | | t <sub>ai512kseq</sub> | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 512KB block. | _ | _ | 16384 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _ | | t <sub>ai1mseq</sub> | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 1MB block. | _ | _ | 32768 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _ | | t <sub>ai2mseq</sub> | Array Integrity time and Margin<br>Read time for sequential sequence<br>on 2MB block. | _ | _ | 65536 x Tperiod x Nread<br>(plus 40uS adder required if User<br>Margin Read) | _ | | t <sub>ai256kprop</sub> | Array Integrity time for proprietary sequence on 256KB block. | _ | _ | 106496<br>x Tperiod x Nread | _ | | t <sub>ai512kprop</sub> | Array Integrity time for proprietary sequence on 512KB block. | _ | _ | 229376<br>x Tperiod x Nread | _ | | t <sub>ai1mprop</sub> | Array Integrity time for proprietary sequence on 1MB block. | _ | _ | 491520<br>x Tperiod x Nread | _ | | t <sub>ai2mprop</sub> | Array Integrity time for proprietary sequence on 2MB block. | _ | _ | 1048576<br>x Tperiod x Nread | _ | <sup>1.</sup> Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and Nread (which is the number of clocks required for read, including single read, dual read, quad read contribution. Thus for a read setup that requires 6 clocks to read Nread would equal 6. #### 9.4.3 Flash memory module life specifications Table 28. Flash memory module life specifications | Symbol | Characteristic | Conditions | Min | Typical | Units | |------------------|-------------------------------------------------------------------------------------------|------------|---------|---------|---------------| | Array P/E cycles | Number of program/erase cycles per block for 256 KB and 512 KB blocks using Sector Erase. | _ | 100,000 | _ | P/E<br>cycles | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Array Integrity times are actual hardware execution times and do not include software overhead or system code execution overhead. <sup>3.</sup> The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate. Table 28. Flash memory module life specifications...continued | Symbol | Characteristic | Conditions | Min | Typical | Units | |----------------|---------------------------------------------------------------------------------------|------------------------------------|-------|---------|---------------| | | Number of program/erase cycles per block for 1 MB and 2 MB blocks using Sector Erase. | _ | 1,000 | _ | P/E<br>cycles | | | Number of program/erase cycles per block using Block Erase <sup>1</sup> | _ | 25 | _ | P/E<br>cycles | | Data retention | Minimum data retention. | Blocks with 0 - 1,000 P/E cycles. | 20 | _ | Years | | | | Blocks with 100,000<br>P/E cycles. | 10 | _ | Years | <sup>1.</sup> Program and erase supported for factory conditions. Nominal supply values and operation at 25°C. #### 9.4.3.1 Data retention vs program/erase cycles Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure. The spec window represents qualified limits. ## 9.4.4 Flash memory AC timing specifications Table 29. Flash memory AC timing specifications | Symbol | Characteristic | Min | Typical | Max | Units | |-------------------|----------------------------------------------------------------------------------------------------------------|-----|---------|-----|-------| | t <sub>done</sub> | Time from 0 to 1 transition on the MCR[EHV] bit initiating a program/erase until the MCR[DONE] bit is cleared. | _ | _ | 5 | ns | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. S32M2vv Data Sheet Table 29. Flash memory AC timing specifications...continued | Symbol | Characteristic | Min | Typical | Max | Units | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------|------------------------------------------------------|-------| | t <sub>dones</sub> | Time from 1 to 0 transition on the MCR[EHV] bit aborting a program/erase until the MCR[DONE] bit is set to a 1. | 5 plus four<br>system clock<br>periods | _ | 22 plus four<br>system clock<br>periods <sup>1</sup> | μs | | t <sub>drcv</sub> | Time to recover once exiting low power mode. | 14 plus seven<br>system clock<br>periods <sup>2</sup> | 17.5 plus<br>seven system<br>clock periods | 21 plus seven<br>system clock<br>periods | μs | | t <sub>aistart</sub> | Time from 0 to 1 transition of UT0[AIE] initiating a Margin Read or Array Integrity until the UT0[AID] bit is cleared. This time also applies to the resuming from a suspend or breakpoint by clearing UT0[AISUS] or clearing UT0[NAIBP] | _ | _ | 5 | ns | | t <sub>aistop</sub> | Time from 1 to 0 transition of UT0[AIE] initiating an Array Integrity abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Array Integrity suspend request. | _ | _ | 50<br>system clock<br>periods | ns | | t <sub>mrstop</sub> | Time from 1 to 0 transition of UT0[AIE] initiating a Margin Read abort until the UT0[AID] bit is set. This time also applies to the UT0[AISUS] to UT0[AID] setting in the event of a Margin Read suspend request. | _ | _ | 26 plus fifteen system clock periods | μs | <sup>1.</sup> For Block Erase, Tdones times may be 3x max spec. ## 9.4.5 Flash memory read timing parameters Table 30. Flash Read Wait State Settings (S32M27x) | Flash Frequency | RWSC setting | |--------------------------|--------------| | 250 KHz < Freq ≤ 66 MHz | 1 | | 66 MHz < Freq ≤ 100 MHz | 2 | | 100 MHz < Freq ≤ 133 MHz | 3 | | 133 MHz < Freq ≤ 167 MHz | 4 | | 167 MHz < Freq ≤ 200 MHz | 5 | | 200 MHz < Freq ≤ 233 MHz | 6 | | 233 MHz < Freq ≤ 250 MHz | 7 | <sup>2.</sup> In extreme cases (1 block configurations) Tdrcv min may be faster (12uS plus seven system clocks) # 9.5 Analog modules ## 9.5.1 SAR\_ADC All below specs are applicable only when one ADC instance is in operation and averaging is used or multiple ADC instances are operational at the same time but sampling different channels. Best performance can be achieved if only one ADC is operational at a time sampling one channel Table 31. SAR\_ADC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|--------------------------------------------------|-------|------|-------|------|----------------------------------------------------------------|----------------| | VDD_HV_A | ADC Supply<br>Voltage <sup>1</sup> | 2.97 | _ | 5.5 | V | _ | _ | | DVREFL | VSS / VREFL<br>Voltage Difference <sup>2</sup> | -100 | _ | 100 | mV | _ | _ | | VAD_INPUT | ADC Input Voltage <sup>3</sup> | VREFL | _ | VREFH | V | _ | _ | | fAD_CK | ADC Clock<br>Frequency | 10 | _ | 120 | MHz | _ | _ | | tSAMPLE | ADC Input Sampling Time | 275 | _ | _ | ns | _ | _ | | tCONV | ADC Total<br>Conversion Time | 1 | _ | _ | us | 12-bit result | _ | | tCONV | ADC Total<br>Conversion Time | 0.9 | _ | _ | us | 10-bit result | _ | | CAD_INPUT | ADC Input<br>Capacitance | _ | _ | 13.8 | pF | ADC component plus pad capacitance (~2pF) | _ | | RAD_INPUT | ADC Input<br>Resistance | _ | _ | 4.6 | ΚΩ | ADC + mux+SOC routing | _ | | RS | Source Impedance, precision channels | _ | 20 | _ | Ω | _ | _ | | RS | Source Impedance, standard channels | _ | 20 | _ | Ω | _ | _ | | TUE | ADC Total<br>Unadjusted Error <sup>4,5</sup> | _ | +/-4 | +/-6 | LSB | without adjacent pin current injection | _ | | TUE | ADC Total<br>Unadjusted Error <sup>5</sup> | _ | +/-4 | +/-8 | LSB | with up to +/-3mA<br>of current injection on<br>adjacent pins | _ | | IAD_REF | Current Consumption on ADC Reference pin, VREFH. | _ | _ | 200 | uA | Per ADC for dedicated or shared reference pins | _ | | IDDA | Current<br>Consumption on | _ | 2.1 | _ | mA | Current consumption per ADC module, ADC enabled and converting | _ | Table continues on the next page... Table 31. SAR\_ADC...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|---------------------------------------|---------------------------------------------|-----------------------------------------------|---------------------------------------------|------|--------------------|----------------| | | ADC Supply,<br>VDD_HV_A | | | | | | | | CS | Sampling<br>Capacitance | 6.4<br>(gain=0)<br>9.72<br>pF(gain=<br>max) | 7.36<br>(gain=0)<br>11.12<br>pF(gain=<br>max) | 8.32<br>(gain=0)<br>12.52<br>(gain=ma<br>x) | pF | all channels | _ | | RAD | Sampling Switch Impedance | 80 | 170 | 520 | Ohm | all channels | _ | | CP1 | Pin capacitance | 1.42 | _ | 5.30 | pF | all channels | _ | | CP1 | Pin capacitance | 1.42 | _ | 4.38 | pF | Precision channels | _ | | CP1 | Pin capacitance | 1.61 | _ | 5.30 | pF | Standard channels | _ | | CP2 | Analog Bus<br>Capacitance | 0.32 | _ | 4.18 | pF | all channels | _ | | CP2 | Analog Bus<br>Capacitance | 0.32 | _ | 1.42 | pF | Precision channels | _ | | CP2 | Analog Bus<br>Capacitance | 0.497 | _ | 4.18 | pF | Standard channels | _ | | RSW1 | Channel selection<br>Switch impedance | 65.9 | _ | 1410 | Ohm | all channels | _ | | RSW1 | Channel selection<br>Switch impedance | 65.9 | _ | 712 | Ohm | Precision channels | _ | | RSW1 | Channel selection<br>Switch impedance | 65.9 | _ | 1410 | Ohm | Standard channels | - | Appropriate decoupling capacitors to be used to filter noise on the supplies. See application note AN5032 for reference supply design for SAR\_ADC. <sup>2.</sup> VSS and VREFL should be shorted on PCB. 100mV difference between VSS and VREFL is for transient only (not for DC). <sup>3.</sup> This is ADC Input range for ADC accuracy guaranteed in this input range only. For SoC Pin capability, see Operation Condition Section. <sup>4.</sup> Spec valid if potential difference between VDD\_HV\_A and VREFH should follow VDD\_HV\_A +0.1V >=VREFH >= VDD\_HV\_A -1.5V <sup>5.</sup> TUE spec for precision and standard channels is based on 12-bit level resolution. ## 9.5.2 Low Power Comparator (LPCMP) Table 32. Low Power Comparator (LPCMP) | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|-------------------------------------------------------------------|-----|-----|-----|------|------------------|----------------| | idda(IDHSS) | vdda Supply<br>Current, High Speed<br>Mode <sup>1,2</sup> | _ | 240 | _ | uA | _ | _ | | idda(IDLSS) | vdda Supply<br>Current, Low Speed<br>Mode <sup>1,2</sup> | _ | 17 | _ | uA | _ | _ | | idda(IDHSS) | vdda Supply<br>Current, high speed<br>mode, DAC only <sup>2</sup> | _ | 10 | _ | uA | _ | _ | | idda_lkg | vdda Supply<br>Current, module<br>disabled <sup>2</sup> | _ | 2 | _ | nA | vdda=5.5V, T=25C | _ | | TDHSB | Propagation Delay,<br>High Speed Mode <sup>3</sup> | _ | _ | 200 | ns | _ | _ | | TDLSB | Propagation Delay,<br>Low Speed mode <sup>3</sup> | _ | _ | 2 | us | _ | _ | | TDHSS | Propagation Delay,<br>High Speed Mode <sup>4</sup> | _ | _ | 400 | ns | _ | _ | | TDLSS | Propagation Delay,<br>Low Speed mode <sup>4</sup> | _ | _ | 5 | us | _ | _ | | TIDHS | Initialization Delay,<br>High Speed Mode <sup>5</sup> | _ | _ | 3 | us | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 32. Low Power Comparator (LPCMP)...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|------------------------------------------------------|------|--------|-----|------|--------------------------------------|----------------| | TIDLS | Initialization Delay,<br>Low Speed mode <sup>5</sup> | _ | _ | 30 | us | _ | _ | | VAIO | Analog Input Offset<br>Voltage, High Speed<br>Mode | -25 | +/-1 | 25 | mV | _ | _ | | VAIO | Analog Input Offset<br>Voltage, Low Speed<br>mode | -40 | + /- 5 | 40 | mV | _ | _ | | VAHYST0 | Analog Comparator<br>Hysteresis, High<br>Speed Mode | _ | 0 | _ | mV | HYSTCTR[1:0]= 2'b00 | _ | | VAHYST1 | Analog Comparator<br>Hysteresis, High<br>Speed Mode | _ | 14 | 41 | mV | HYSTCTR[1:0]= 2'b01 | _ | | VAHYST2 | Analog Comparator<br>Hysteresis, High<br>Speed Mode | _ | 27 | 76 | mV | HYSTCTR[1:0]= 2'b10 | _ | | VAHYST3 | Analog Comparator<br>Hysteresis, High<br>Speed Mode | _ | 40 | 111 | mV | HYSTCTR[1:0]= 2'b11 | _ | | VAHYST0 | Analog Comparator<br>Hysteresis, Low<br>Speed mode | _ | 0 | _ | mV | HYSTCTR[1:0]= 2'b00 | _ | | VAHYST1 | Analog Comparator<br>Hysteresis, Low<br>Speed mode | _ | 8 | 60 | mV | HYSTCTR[1:0]= 2'b01 | _ | | VAHYST2 | Analog Comparator<br>Hysteresis, Low<br>Speed mode | _ | 15 | 113 | mV | HYSTCTR[1:0]= 2'b10 | _ | | VAHYST3 | Analog Comparator<br>Hysteresis, Low<br>Speed mode | _ | 23 | 165 | mV | HYSTCTR[1:0]= 2'b11 | _ | | INL | DAC integral linearity <sup>2,6,7</sup> | -1 | _ | 1 | LSB | vrefh_cmp = vdda,<br>vrefl_cmp = vss | _ | | INL | DAC integral linearity <sup>2,6,7</sup> | -1.5 | _ | 1.5 | LSB | vrefh_cmp < vdda | _ | | DNL | DAC differential linearity <sup>2,7</sup> | -1 | _ | 1 | LSB | vrefh_cmp = vdda,<br>vrefl_cmp = vss | _ | | DNL | DAC differential linearity <sup>2,7</sup> | -1.5 | _ | 1.5 | LSB | vrefh_cmp < vdda | _ | S32M2vv Data Sheet Table 32. Low Power Comparator (LPCMP)...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------------|-----|-----|------|------|-----------|----------------| | tDDAC | DAC<br>Initialization time | _ | _ | 30 | us | _ | _ | | VAIN | Analog input voltage | 0 | _ | VDDA | V | _ | _ | - 1. Difference at input > 200mV - 2. vdda is comparator HV supply and internally shorted to VDD\_HV\_A pin. vss is comparator ground - 3. Applied +/- (100 mV + VAHYST0/1/2/3 + max. of VAIO) around switch point - 4. Applied +/- (30 mV + VAHYST0/1/2/3 + max. of VAIO) around switch point - 5. Applied ± (100 mV + VAHYST0/1/2/3). - 6. Calculation method used: Linear Regression Least Square Method - 7. 1 LSB = (vrefh\_cmp vrefl\_cmp) /256. vrefh\_cmp and vrefl\_cmp are comparator reference high and low For Comparator IN signals adjacent to VDD\_HV\_A/VDD\_HV\_B/VSS or XTAL/EXTAL or switching pins cross coupling may happen and hence hysteresis settings can be used to obtain the desired Comparator performance. Additionally an external capacitor to ground (1nF) should be used to filter noise on input signal. Also source drive should not be weak (Signal with <50K pull up/down is recommended). For devices where the VDD\_HV\_B domain is present, LPCMP0 channels must only be selected/enabled when VDD\_HV\_A >= VDD\_HV\_B. These channels must be disabled when VDD\_HV\_A goes below VDD\_HV\_B. ### 9.5.3 Temperature Sensor The temperature sensor measures the junction temperature Tj at the location where it is placed on die. The local Tj is modulated by current and previous active state of the circuit elements on die. The table below gives the specification for the MCU on-die temperature sensor. Table 33. Temperature Sensor | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|----------------------------------------------------------|-----|-----|-----|------|-----------------------|----------------| | TS_TJ | Junction<br>temperature<br>monitoring range | -40 | _ | 150 | °C | _ | _ | | TS_IV25 | ON state current consumption on V25 | _ | 400 | _ | μΑ | ETS_EN=1 | _ | | TS_ACC1 | Temperature output error at circuit output (Voltage) 1,2 | -5 | 0 | +5 | °C | 100 °C < Tj <= 150 °C | _ | | TS_ACC2 | Temperature output error at circuit output (Voltage) 1,2 | -10 | 0 | +10 | °C | -40 °C <= Tj <=100 °C | _ | | TS_TSTART | Circuit start up time | _ | 4 | 30 | μs | _ | _ | | TS_TADCSA | Required ADC sampling time <sup>1</sup> | 1.2 | _ | _ | μs | _ | _ | <sup>1.</sup> Required ADC sampling time specified by parameter TS\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result. #### 9.5.4 Supply Diagnosis The table below gives the specification for the on die supply diagnosis. Table 34. Supply Diagnosis | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-----------|---------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | AN_ACC | Offset to internally monitored supply at ADC input <sup>1,2,3</sup> | -5 | 0 | 5 | % | _ | _ | | AN_T_on | Switching time from closed (OFF) to conducting (ON) <sup>1</sup> | _ | 2.5 | 12 | ns | _ | _ | | AN_TADCSA | Required ADC sampling time <sup>2</sup> | 1.2 | _ | _ | μs | _ | _ | <sup>1.</sup> These specs will have degraded performance when used in extended supply voltage operation range, i.e. normal supply voltage range specification is exceeded. <sup>2.</sup> The error caused by ADC conversion and provided temperature calculation formula is not included. <sup>2.</sup> Required ADC sampling time specified by parameter AN\_TADCSA needs to be used at the ADC conversion to guarantee the specified accuracy. A smaller sampling time leads to a less accurate result. <sup>3.</sup> If V15 > VDD\_HV\_A +100mV then the V15 measurement via anamux may be imprecise. # 9.6 Clocking modules ## 9.6.1 FIRC Table 35. FIRC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | fFIRC | FIRC nominal Frequency | _ | 48 | _ | MHz | _ | _ | | FACC | FIRC Frequency<br>deviation across<br>process, voltage,<br>and temperature<br>after trimming | -5 | _ | 5 | % | _ | _ | | TSTART | Startup Time <sup>1</sup> | _ | 10 | 25 | us | _ | _ | <sup>1.</sup> Startup time is for reference only. ## 9.6.2 SIRC Table 36. SIRC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | fSIRC | SIRC nominal Frequency | _ | 32 | _ | KHz | _ | _ | | fSIRC_ACC | SIRC Frequency<br>deviation across<br>process, voltage,<br>and temperature<br>after trimming | -10 | _ | 10 | % | _ | _ | | TSIRC_start | SIRC Startup Time <sup>1</sup> | _ | _ | 3 | ms | _ | _ | | TSIRC_DC | SIRC duty cycle | 30 | _ | 70 | % | _ | _ | <sup>1.</sup> Startup time is for information only. ## 9.6.3 FXOSC Table 37. FXOSC | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |-------------|---------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | FREQ_BYPASS | Input clock<br>frequency in bypass<br>mode <sup>1</sup> | _ | _ | 50 | MHz | _ | _ | | TRF_BYPASS | Input clock rise/fall time in bypass mode <sup>1</sup> | _ | _ | 5 | ns | _ | _ | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 37. FXOSC...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |----------------------------|------------------------------------------------------------------------------------------------------------|--------|-------|--------------|------|----------------------------------|----------------| | CLKIN_DUTY_<br>BYPASS | Input clock duty cycle in bypass mode <sup>1</sup> | 47.5 | _ | 52.5 | % | _ | _ | | FXOSC_CLK | output clock<br>frequency in crystal<br>mode | 8 | _ | 40 | MHz | _ | _ | | TFXOSC | Fxosc start up time (ALC enabled) <sup>2</sup> | _ | _ | 2 | ms | _ | _ | | IFXOSC | Oscillator Analog<br>circuit supply<br>current, V25 supply<br>(ALC enable) | _ | _ | 1 | mA | using 8, 16 or 40 MHz<br>crystal | _ | | IFXOSC | Oscillator Analog<br>circuit supply<br>current, V25 supply<br>(ALC disabled) | _ | _ | 2.7 | mA | using 8, 16 or 40 MHz<br>crystal | _ | | EXTAL_SWING_<br>PP | Peak-to-peak<br>voltage swing on<br>EXTAL pin in crystal<br>oscillator mode (ALC<br>enabled) | 0.3 | _ | 1.4 | V | _ | _ | | EXTAL_SWING_<br>PP | Peak-to-peak<br>voltage swing on<br>EXTAL pin in crystal<br>oscillator mode (ALC<br>disabled) <sup>3</sup> | 1.2 | _ | 2.75 | V | _ | _ | | CLKIN_VIL_<br>EXTAL_BYPASS | Input clock low level in bypass mode | 0 | _ | vref-1 | V | vref=0.5*VDD_HV_A | _ | | CLKIN_VIH_<br>EXTAL_BYPASS | Input clock high level in bypass mode | vref+1 | _ | VDD_HV<br>_A | V | vref=0.5*VDD_HV_A | _ | | VSB | Self Bias Voltage | 350 | _ | 850 | mV | _ | _ | | GM | Amplifier<br>Transconductance | 9.7 | 14.04 | 18.5 | mA/V | GM_SEL[3:0] =<br>4`b1111 | _ | - 1. For bypass mode applications, the EXTAL pin should be driven low when FXOSC is in off/disabled state. - 2. The startup time specification is valid only when the recommended crystal and load capacitors are used. For higher load capacitances, the actual startup time might be higher. - 3. The recommended gm setting to ensure extal swing < 2.75V at 8MHz in ALC-disabled mode is gm=4'b0010. Recommended gm settings in ALC-disabled mode for all other supported frequencies and crystals remain the same. To ensure stable oscillations, FXOSC incorporates the feedback resistance internally. Drive level is a crystal specification and if crystal load capacitance is increased beyond the recommended value, it may violate the crystal drive level rating. In such cases, contact NXP sales representative for selecting the correct crystal. S32M2xx Crystal oscillator circuit provides stable oscillations when gmXOSC > 5 \* gm\_crit. The gm\_crit is defined as: gm\_crit = 4 \* (ESR + RS) \* $(2\pi F)^2$ \* $(C0 + CL)^2$ #### where - gmXOSC is the transconductance of the internal oscillator circuit - ESR is the equivalent series resistance of the external crystal - RS is the series resistance connected between XTAL pin and external crystal for current limitation - F is the external crystal oscillation frequency - C0 is the shunt capacitance of the external crystal - CL is the external crystal total load capacitance. CL = Cs + [C1\*C2/(C1+C2)] - Cs is stray or parasitic capacitance on the pin due to any PCB traces - C1, C2 external load capacitances on EXTAL and XTAL pins See manufacture datasheet for external crystal component values Figure 12. Oscillation build-up equation ## 9.6.4 PLL Jitter values specified in this table are applicable for FXOSC reference clock input only. S32M2xx All information provided in this document is subject to legal disclaimers. Table 38. PLL | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------------|-------------------------------------------|------|-----|------|------|------------------------------------------------------------------|----------------| | FPLL_in | PLL input frequency | 8 | _ | 40 | MHz | This is the frequency after the Reference Divider within the PLL | _ | | FPLL_out | PLL output<br>frequency<br>(PLL_PHIn_CLK) | 25 | _ | 320 | MHz | _ | _ | | FPLL_vcoRange | VCO Frequency range | 640 | _ | 1280 | MHz | _ | _ | | FPLL_DS | Modulation Depth (down spread) | -0.5 | _ | -3 | % | _ | _ | | FPLL_FM | Modulation frequency | _ | _ | 32 | KHz | _ | _ | | TPLL_start | PLL lock time | _ | _ | 1 | ms | _ | - | | JPLL_cyc | PLL period jitter (pk-pk) 1,2,3 | _ | _ | 353 | ps | FPLL_out = 120MHz,<br>Integer Mode | _ | | JPLL_cyc | PLL period jitter (pk-pk) 1,2,3 | _ | _ | 853 | ps | FPLL_out = 120MHz,<br>Fractional Mode | _ | | JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _ | _ | 840 | ps | FPLL_out = 120MHz,<br>Integer Mode | _ | | JPLL_acc | PLL accumulated jitter (pk-pk) 1,2,3 | _ | _ | 1680 | ps | FPLL_out = 120MHz,<br>Fractional Mode | _ | - For SSCG, jitter due to systematic modulation needs to be added as per applied modulation. Accumulated jitter specification is not valid with SSCG - 2. Jitter numbers calculated by extrapolating RMS jitter numbers to +/- 7 sigma. - 3. Jitter numbers are valid only at IP boundary and does not include any degradation due to IO pad for clock measurement. ## 9.7 Communication modules #### 9.7.1 LPSPI The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with controller and peripheral operations. Many of the transfer attributes are programmable. The following table provides timing characteristics for classic LPSPI timing modes. - 1. All timing is shown with respect to 50% VDD\_HV\_A/B thresholds. - 2. All measurements are with maximum output load of 30 pF, input transition of 1 ns and pad configured with fastest slew setting (DSE = 1'b1). Table 39. LPSPI | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|-----------------------------|-----|-----|-----|------|------------|----------------| | fperiph | Peripheral Frequenc y 1,2,3 | _ | _ | 40 | MHz | Controller | _ | Table continues on the next page... Table 39. LPSPI...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |---------|------------------------------------------------------------|------------------|-----|------------------|------|---------------------|----------------| | fperiph | Peripheral Frequenc y 1,2,3 | _ | _ | 40 | MHz | Peripheral | _ | | fperiph | Peripheral Frequenc y <sup>2,3,4</sup> | _ | _ | 80 | MHz | Controller Loopback | _ | | fop | Operating frequency | _ | _ | 15 | MHz | Peripheral | 1 | | fop | Operating frequency | _ | _ | 15 | MHz | Controller | 1 | | fop | Operating frequency <sup>5</sup> | _ | _ | 10 | MHz | Peripheral_10Mbps | 1 | | fop | Operating frequency <sup>5</sup> | _ | _ | 10 | MHz | Controller_10Mbps | 1 | | fop | Operating frequency <sup>4,6</sup> | _ | _ | 20 | MHz | Controller Loopback | 1 | | tSPSCK | SPSCK period | 66 | _ | _ | ns | Peripheral | 2 | | tSPSCK | SPSCK period | 66 | _ | <u> </u> | ns | Controller | 2 | | tSPSCK | SPSCK period <sup>4</sup> | 50 | _ | - | ns | Controller Loopback | 2 | | tSPSCK | SPSCK period | 100 | _ | _ | ns | Controller_10Mbps | 2 | | tSPSCK | SPSCK period | 100 | _ | <u> </u> | ns | Peripheral_10Mbps | 2 | | tLEAD | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>7</sup> | tSPCK/2 | _ | _ | ns | Peripheral | 3 | | tLEAD | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>7</sup> | 30 | _ | _ | ns | Controller | 3 | | tLEAD | Enable lead time<br>(PCS to SPSCK<br>delay) <sup>4,7</sup> | 30 | _ | _ | ns | Controller Loopback | 3 | | tLAG | Enable lag time<br>(After SPSCK<br>delay) <sup>8</sup> | tSPCK/2 | _ | _ | ns | Peripheral | 4 | | tLAG | Enable lag time<br>(After SPSCK<br>delay) <sup>8</sup> | 30 | _ | _ | ns | Controller | 4 | | tLAG | Enable lag time<br>(After SPSCK<br>delay) <sup>4,8</sup> | 30 | _ | _ | ns | Controller Loopback | 4 | | tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>9</sup> | tSPSCK/<br>2 - 3 | _ | tSPSCK/<br>2 + 3 | ns | Peripheral | 5 | Table 39. LPSPI...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|------------------------------------------------------------|------------------|-----|----------------|------|---------------------|----------------| | tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>9</sup> | tSPSCK/<br>2 - 3 | _ | tSPSCK/<br>2+3 | ns | Controller | 5 | | tWSPCK | Clock (SPSCK) time<br>(SPSCK duty<br>cycle) <sup>4,9</sup> | tSPSCK/<br>2 - 3 | _ | tSPSCK/<br>2+3 | ns | Controller Loopback | 5 | | tSU | Data setup time(inputs) | 6 | _ | _ | ns | Peripheral | 6 | | tSU | Data setup time(inputs) | 25 | _ | _ | ns | Controller | 6 | | tSU | Data setup time(inputs) | 5 | _ | _ | ns | Peripheral_10Mbps | 6 | | tSU | Data setup time(inputs) | 36 | _ | _ | ns | Controller_10Mbps | 6 | | tSU | Data setup time(inputs) 4 | 6 | _ | _ | ns | Controller_Loopback | 6 | | tHI | Data hold time(inputs) | 3 | _ | _ | ns | Peripheral | 7 | | tHI | Data hold time(inputs) | 0 | _ | _ | ns | Controller | 7 | | tHI | Data hold time(inputs) | 4 | _ | _ | ns | Peripheral_10Mbps | 7 | | tHI | Data hold time(inputs) | 0 | _ | _ | ns | Controller_10Mbps | 7 | | tHI | Data hold time(inputs) <sup>4</sup> | 3 | _ | _ | ns | Controller Loopback | 7 | | tA | Peripheral access time | _ | _ | 50 | ns | Peripheral | 8 | | tDIS | Peripheral MISO (SOUT) disable time | _ | _ | 50 | ns | Peripheral | 9 | | tV | Data valid (after<br>SPSCK edge) <sup>10</sup> | _ | _ | 26 | ns | Peripheral | 10 | | tV | Data valid (after<br>SPSCK edge) <sup>10</sup> | _ | _ | 14 | ns | Controller | 10 | | tV | Data valid (after<br>SPSCK edge) <sup>10</sup> | _ | _ | 36 | ns | Peripheral_10Mbps | 10 | | tV | Data valid (after<br>SPSCK edge) <sup>10</sup> | _ | _ | 21 | ns | Controller_10Mbps | 10 | Table 39. LPSPI...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------------|-----|-----|------|------|---------------------|----------------| | tV | Data valid (after SPSCK edge) <sup>4,10</sup> | _ | _ | 17.5 | ns | Controller Loopback | 10 | | tHO | Data hold time (outputs) 10 | 3 | _ | _ | ns | Peripheral | 11 | | tHO | Data hold time (outputs) 10 | -8 | _ | _ | ns | Controller | 11 | | tHO | Data hold time (outputs) 10 | 3 | _ | _ | ns | Peripheral_10Mbps | 11 | | tHO | Data hold time (outputs) 10 | -15 | _ | _ | ns | Controller_10Mbps | 11 | | tHO | Data hold time (outputs) 4,10 | -2 | _ | _ | ns | Controller Loopback | 11 | | tRI/FI | Rise/Fall time input <sup>11</sup> | _ | _ | 1 | ns | Peripheral | _ | | tRI/FI | Rise/Fall time input <sup>11</sup> | _ | _ | 1 | ns | Controller | _ | | tRI/FI | Rise/Fall time input <sup>4,11</sup> | _ | _ | 1 | ns | Controller Loopback | _ | - 1. For LPSPI0 instance, max. peripheral frequency is equal to AIPS\_PLAT\_CLK. - 2. tperiph = 1/fperiph - 3. fperiph = LPSPI peripheral clock - 4. Controller Loopback mode: In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFGR1[SAMPLE] bit as 1. - 5. These specifications apply to the SPI operation, as Controller or Peripheral, at up to 10 Mbps for the combinations not indicated in the table below. Unless otherwise noted, all other 'Controller' and 'Peripheral' specifications are also applicable in the 10Mbps configurations. See table "LPSPI 20 MHz and 15 MHz Combinations. - 6. LPSPI0 support up to 20MHz on fast pin. - 7. Minimum configuration value for CCR[PCSSCK] field is 3(0x00000011). - 8. Minimum configuration value for CCR[SCKPCS] field is 3(0x00000011). - 9. While selecting odd dividers, ensure Duty Cycle is meeting this parameter. - 10. Output rise/fall time is determined by the output load and GPIO pad drive strength setting. See the GPIO specifications for detail. - 11. The input rise/fall time specification applies to both clock and data, and is required to guarantee related timing parameters. #### 9.7.2 I2C See I/O parameters for I<sup>2</sup>C specification. For supported baud rate see section 'Chip-specific LPI2C information' of the Reference Manual. #### 9.7.3 FlexCAN characteristics See I/O parameters for FlexCAN specification. For supported baud rate, see section 'Protocol timing' of the Reference Manual. #### 9.7.4 LPUART specifications See I/O parameters for LPUART specifications. ## 9.8 Debug modules ## 9.8.1 JTAG electrical specifications The following table describes the JTAG electrical characteristics. These specifications apply to JTAG and boundary scan. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. Table 40. JTAG electrical specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|-------------------------------|-----|-----|-----|------|-----------|----------------| | tJCYC | TCK cycle time <sup>1,2</sup> | 30 | _ | _ | ns | _ | 1 | | tJDC | TCK clock pulse width | 40 | _ | 60 | % | _ | 2 | | tTCKRISE | TCK rise/fall times (40%-70%) | _ | _ | 1 | ns | _ | 3 | | tTMSS, tTDIS | TMS, TDI data setup time | 5 | _ | _ | ns | _ | 4 | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 40. JTAG electrical specifications...continued | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------------|--------------------------------------------------------|-----|-----|-----|------|-----------|----------------| | tTMSH, tTDIH | TMS, TDI data hold time | 5 | _ | _ | ns | _ | 5 | | tTDOV | TCK low to TDO data valid <sup>3</sup> | _ | _ | 22 | ns | _ | 6 | | tTDOI | TCK low to TDO data invalid | 0 | _ | _ | ns | _ | 7 | | tTDOHZ | TCK low to TDO high impedance | _ | _ | 22 | ns | _ | 8 | | tBSDV | TCK falling edge to output valid <sup>4</sup> | _ | _ | 600 | ns | _ | 11 | | tBSDVZ | TCK falling edge to output valid out of high impedance | _ | _ | 600 | ns | _ | 12 | | tBSDHZ | TCK falling edge to output high impedance | _ | _ | 600 | ns | _ | 13 | | tBSDST | Boundary scan input valid to TCK rising edge | 15 | _ | _ | ns | _ | 14 | | tBSDHT | TCK rising edge to boundary scan input invalid | 15 | _ | _ | ns | _ | 15 | - 1. This timing applies to TDI, TDO, TMS pins, however, actual frequency is limited by pad type for EXTEST instructions. Refer to pad specification for allowed transition frequency - 2. Cycle time is 30ns assuming full cycle timing. Cycle time is 60ns assuming half cycle timing. - 3. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. - 4. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay. ## 9.8.2 SWD electrical specifications The following table describes the SWD electrical characteristics. Measurements are with maximum output load of 30pF, input transition of 1ns and pad configured with DSE = 1'b1 and SRE = 1'b0. Table 41. SWD electrical specifications | Symbol | Description | Min | Тур | Max | Unit | Condition | Spec<br>Number | |--------|-----------------------------------------------------------------|--------|-----|-----|------|-----------|----------------| | S1 | SWD_CLK<br>frequency | _ | _ | 33 | MHz | _ | S1 | | S2 | SWD_CLK cycle period | 1 / S1 | _ | _ | ns | _ | S2 | | S3 | SWD_CLK pulse width | 40 | _ | 60 | % | _ | S3 | | S4 | SWD_CLK rise and fall times | _ | _ | 1 | ns | _ | S4 | | S9 | SWD_DIO input<br>data setup time to<br>SWD_CLK rise | 5 | _ | _ | ns | _ | S9 | | S10 | SWD_DIO input<br>data hold time<br>after SWD_CLK<br>rising edge | 5 | _ | _ | ns | _ | S10 | | S11 | SWD_CLK high to<br>SWD_DIO output<br>data valid | _ | _ | 22 | ns | _ | S11 | | S12 | SWD_CLK high to<br>SWD_DIO output<br>data hi-Z | _ | _ | 22 | ns | _ | S12 | | S13 | SWD_CLK high to<br>SWD_DIO output<br>data invalid | 0 | _ | _ | ns | _ | S13 | # 10 S32M24x MCU electrical specifications #### 10.1 General ## 10.1.1 LVR, LVD and POR operating requirements Table 42. V<sub>DD</sub> supply LVR, LVD and POR operating requirements for S32M241 and S32M242 series<sup>1</sup> | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------|-------------------------------------------------------|------|-------|------|------|-------| | V <sub>POR</sub> | Rising and falling V <sub>DD</sub> POR detect voltage | 1.1 | 1.6 | 2.0 | V | | | $V_{LVR}$ | LVR falling threshold (RUN, HSRUN, and STOP modes) | 2.50 | 2.58 | 2.7 | V | | | V <sub>LVR_HYST</sub> | LVR hysteresis | _ | 45 | _ | mV | 2 | | $V_{LVR\_LP}$ | LVR falling threshold (VLPS/VLPR modes) | 1.97 | 2.22 | 2.44 | V | | | $V_{LVD}$ | Falling low-voltage detect threshold | 2.8 | 2.875 | 3 | V | | | V <sub>LVD_HYST</sub> | LVD hysteresis | _ | 50 | _ | mV | 2 | | $V_{LVW}$ | Falling low-voltage warning threshold | 4.19 | 4.305 | 4.5 | V | | | V <sub>LVW_HYST</sub> | LVW hysteresis | _ | 75 | _ | mV | 2 | | $V_{BG}$ | Bandgap voltage reference | 0.97 | 1.00 | 1.03 | V | | <sup>1.</sup> In 3.3 V range, the VLVW is always set since supply remains below VLVW range. Hence PMC.LVDSC2[LVWIE] should remain cleared while device operates in 3.3 V range. Table 43. V<sub>DD</sub> supply LVR and POR operating requirements for S32M243 and S32M244 series<sup>1</sup> | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|------|------|------|------|-------| | V <sub>POR</sub> | Rising and falling V <sub>DD</sub> POR detect voltage | 1.1 | 1.6 | 2.0 | V | | Table continues on the next page... All information provided in this document is subject to legal disclaimers. <sup>2.</sup> Rising threshold is the sum of falling threshold and hysteresis voltage. Table 43. V<sub>DD</sub> supply LVR and POR operating requirements for S32M243 and S32M244 series<sup>1</sup>...continued | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |----------------------------------|--------------------------------------------|------|-------|------|------|-------| | V <sub>LVR</sub> | LVR falling threshold (RUN and STOP modes) | 2.95 | 3.02 | 3.07 | V | | | V <sub>LVR_HYST</sub> | LVR hysteresis | _ | 45 | _ | mV | 2 | | V <sub>LVR_LP</sub> <sup>3</sup> | LVR falling threshold (VLPS/VLPR modes) | 2.06 | 2.26 | 2.46 | V | | | V <sub>LVW</sub> | Falling low-voltage warning threshold | 4.17 | 4.305 | 4.5 | V | | | V <sub>LVW_HYST</sub> | LVW hysteresis | _ | 75 | _ | mV | 2 | | V <sub>BG</sub> | Bandgap voltage reference | 0.97 | 1.00 | 1.03 | V | | <sup>1.</sup> In 3.3 V range, the VLVW is always set since supply remains below VLVW range. Hence PMC.LVDSC2[LVWIE] should remain cleared while device operates in 3.3 V range. ## 10.1.2 Power mode transition operating behaviors All specifications in the following table assume this clock configuration: Table 44. Clock configuration | | S32M241 and S32M242 | S32M243 and S32M244 | |------------------|---------------------------|---------------------| | RUN mode | · | , | | Clock source | FIRC | FIRC | | SYS_CLK/CORE_CLK | 48 MHz | 48 MHz | | BUS_CLK | 48 MHz | 48 MHz | | FLASH_CLK | 24 MHz | 16 MHz | | VLPR mode | · | | | Clock source | SIRC | SIRC | | SYS_CLK/CORE_CLK | 4 MHz | 1 MHz | | BUS_CLK | 4 MHz | 1 MHz | | FLASH_CLK | 1 MHz | 0.25 | | STOP1/STOP2 mode | · | | | Clock source | FIRC | FIRC | | SYS_CLK/CORE_CLK | 48 MHz | 48 MHz | | BUS_CLK | 48 MHz | 48 MHz | | FLASH_CLK | 24 MHz | 16 MHz | | VLPS mode | | | | | All clock source disabled | | <sup>2.</sup> Rising threshold is the sum of falling threshold and hysteresis voltage. <sup>3.</sup> An internal monitor could reset the chip at a higher supply level, but 3.13 V onward the chip is fully functional. Table 45. Power mode transition operating behaviors for S32M241 and S32M242 series | Symbol | Description | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------| | t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 2.7 V to execution of the first instruction across the operating temperature range of the chip. | _ | 325 | _ | μs | | | VLPS → RUN | 8 | _ | 17 | μs | | | STOP1 → RUN | 0.07 | 0.075 | 0.08 | μs | | | STOP2 → RUN | 0.07 | 0.075 | 0.08 | μs | | | VLPR → RUN | 19 | _ | 26 | μs | | | VLPR → VLPS | 5.1 | 5.7 | 6.5 | μs | | | VLPS → VLPR | 18.8 | 23 | 27.75 | μs | | | RUN → Compute operation | 0.72 | 0.75 | 0.77 | μs | | | RUN → STOP1 | 0.35 | 0.38 | 0.4 | μs | | | RUN → STOP2 | 0.2 | 0.23 | 0.25 | μs | | | RUN → VLPS | 0.3 | 0.35 | 0.4 | μs | | | RUN → VLPR | 3.5 | 3.8 | 5 | μs | | | VLPS → Asynchronous DMA Wakeup | 105 | 110 | 125 | μs | | | STOP1 → Asynchronous DMA Wakeup | 1 | 1.1 | 1.3 | μs | | | STOP2 → Asynchronous DMA Wakeup | 1 | 1.1 | 1.3 | μs | | | Pin reset → Code execution | _ | 214 | _ | μs | Table 46. Power mode transition operating behaviors for S32M243 and S32M244 series | Symbol | Description | Min. | Тур. | Max. | Unit | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------|------| | t <sub>POR</sub> | After a POR event, amount of time from the point V <sub>DD</sub> reaches 3.13 V to execution of the first instruction across the operating temperature range of the chip. | _ | 375 | _ | μs | | | VLPS → RUN | 8 | _ | 17 | μs | | | STOP1 → RUN | 0.07 | 0.075 | 0.08 | μs | | | STOP2 → RUN | 0.07 | 0.075 | 0.08 | μs | | | VLPR → RUN | 152 | _ | 208 | μs | | | VLPR → VLPS | 25 | 34 | 39 | μs | | | VLPS → VLPR | 18.8 | 23 | 27.75 | μs | | | RUN → Compute operation | 0.72 | 0.75 | 0.77 | μs | | | RUN → STOP1 | 0.35 | 0.38 | 0.4 | μs | | | RUN → STOP2 | 0.2 | 0.23 | 0.25 | μs | | | RUN → VLPS | 0.3 | 0.35 | 0.4 | μs | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 46. Power mode transition operating behaviors for S32M243 and S32M244 series...continued | Symbol | Description | Min. | Тур. | Max. | Unit | |--------|---------------------------------|------|------|------|------| | | RUN → VLPR | 7 | 7.6 | 10 | μs | | | VLPS → Asynchronous DMA Wakeup | 105 | 110 | 125 | μs | | | STOP1 → Asynchronous DMA Wakeup | 1 | 1.1 | 1.3 | μs | | | STOP2 → Asynchronous DMA Wakeup | 1 | 1.1 | 1.3 | μs | | | Pin reset → Code execution | _ | 255 | _ | μs | ## 10.2 I/O parameters #### 10.2.1 AC electrical characteristics Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure. ### 10.2.2 General AC specifications These general purpose specifications apply to all signals configured for GPIO, UART, and timers. Table 47. General switching specifications | Symbol | Description | Min. | Max. | Unit | Notes | |--------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------|---------------------|-------| | | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5 | _ | Bus clock<br>cycles | 1 2 | | | GPIO pin interrupt pulse width (digital glitch filter disabled, passive filter disabled) — Asynchronous path | 50 | <u>-</u> | ns | 3 | | WFRST | RESET input filtered pulse | _ | 10 | ns | 4 | | WNFRST | RESET input not filtered pulse | Maximum of<br>(100 ns,<br>bus clock<br>period) | _ | ns | 5 | - 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop and VLPS modes, the synchronizer is bypassed so shorter pulses can be recognized in that case. - 2. The greater of synchronous and asynchronous timing must be met. - 3. These pins do not have a passive filter on the inputs. This is the shortest pulse width that is guaranteed to be recognized. All information provided in this document is subject to legal disclaimers. - 4. Maximum length of RESET pulse which will be the filtered by internal filter only if PCR\_PTA5[PFE] is at its reset value of 1'b1. - 5. Minimum length of RESET pulse, guaranteed not to be filtered by the internal filter only if PCR\_PTA5[PFE] is at its reset value of 1'b1. This number depends on the bus clock period also. In this case, minimum pulse width which will cause reset is 250 ns. For faster clock frequencies which have clock period less than 100 ns, the minimum pulse width not filtered will be 100 ns. After this filtering mechanism, the software has an option to put additional filtering in addition to this, by means of PCM\_RPC register and/or PORT\_DFER register for PTA5. ## 10.2.3 DC electrical specifications at 3.3 V Range NOTE For details on the pad types defined in Table 48 and Table 50, see Reference Manual section *IO Signal Table* and IO Signal Description Input Multiplexing sheet(s) attached with Reference Manual. Table 48. DC electrical specifications at 3.3 V Range for S32M242 series | Symbol | Parameter | Value | | | Unit | Notes | |--------------------------------|---------------------------------------------------------------------------------------|------------------------|-------|-----------------------|------|-------| | | | Min. | Тур. | Max. | | | | V <sub>DD</sub> | I/O Supply Voltage | 2.7 | 3.3 | 4 | V | | | V <sub>ih</sub> | Input Buffer High Voltage | 0.7 × V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | 1 | | V <sub>il</sub> | Input Buffer Low Voltage | V <sub>SS</sub> - 0.3 | _ | 0.3 × V <sub>DD</sub> | V | 2 | | V <sub>hys</sub> | Input Buffer Hysteresis | 0.06 × V <sub>DD</sub> | _ | _ | V | | | Ioh <sub>GPIO</sub> | I/O current source capability measured when | 3.5 | _ | _ | mA | | | loh <sub>GPIO-HD_DSE_0</sub> | pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$ | | | | | | | Iol <sub>GPIO</sub> | I/O current sink capability measured when | 3 | _ | _ | mA | | | Iol <sub>GPIO-HD_DSE_0</sub> | pad V <sub>ol</sub> = 0.8 V | | | | | | | loh <sub>GPIO-HD_DSE_1</sub> | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$ | 14 | _ | _ | mA | 3 | | Iol <sub>GPIO-HD_DSE_1</sub> | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$ | 12 | _ | _ | mA | 3 | | loh <sub>GPIO-FAST_DSE_0</sub> | I/O current sink capability measured when pad V <sub>oh</sub> =V <sub>DD</sub> -0.8 V | 9.5 | _ | _ | mA | 4 | | Iol <sub>GPIO-FAST_DSE_0</sub> | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$ | 10 | _ | _ | mA | 4 | | loh <sub>GPIO-FAST_DSE_1</sub> | I/O current sink capability measured when pad $V_{oh}$ = $V_{DD}$ -0.8 $V$ | 16 | _ | _ | mA | 4 | | Iol <sub>GPIO-FAST_DSE_1</sub> | I/O current sink capability measured when pad $V_{ol} = 0.8 \text{ V}$ | 15.5 | _ | _ | mA | 4 | | IOHT | Output high current total for all ports | _ | _ | 100 | mA | | | IIN | Input leakage current (per pin) for full temperature range at V <sub>DD</sub> = 3.3 V | _ | 5 | 500 <sup>5</sup> | nA | 6 | | | All pins other than high drive port pins | | 0.005 | 0.5 | μA | | | | High drive port pins | | 0.010 | 0.5 | μA | | Table continues on the next page... All information provided in this document is subject to legal disclaimers. Table 48. DC electrical specifications at 3.3 V Range for S32M242 series...continued | Symbol | Parameter | | Value | | Unit | Notes | |-----------------|-----------------------------|------|-------|------|------|-------| | | | Min. | Тур. | Max. | | | | R <sub>PU</sub> | Internal pullup resistors | 20 | | 60 | kΩ | 7 | | R <sub>PD</sub> | Internal pulldown resistors | 20 | | 60 | kΩ | 8 | - 1. For reset pads, same V<sub>ih</sub> levels are applicable - 2. For reset pads, same Vil levels are applicable - 3. The value given is measured at high drive strength mode. For value at low drive strength mode see the loh\_Standard value given above. - 4. For refernce only. Run simulations with the IBIS model and custom board for accurate results. - 5. Typical leakage is given at room temperature. Maximum is given for 125°C. Leakage numbers increase with temperature, approximately every 12 14°C the value doubles. Leakage is tested at hot temperature. We ensure maximums are not exceeded. Please note that when the ADC module samples a pin, additional currents beyond the leakage number are drawn to charge the sample and hold capacitances and internal analog busses. These are difficult to predict. - 6. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*. - 7. Measured at input $V = V_{SS}$ - 8. Measured at input $V = V_{DD}$ Table 49. DC electrical specifications at 3.3 V Range for S32M244 series | Symbol | Parameter | Value | | | Unit | Notes | |------------------------------|-------------------------------------------------------------------------------------|------------------------|---------------------------|-----------------------|------|-------| | | | Min. | Тур. | Max. | | | | $V_{DD}$ | I/O Supply Voltage | 3.13 | 3.3 | 4 | V | | | V <sub>ih</sub> | Input Buffer High Voltage | 0.7 × V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | 1 | | V <sub>il</sub> | Input Buffer Low Voltage | V <sub>SS</sub> - 0.3 | <u> </u> | 0.3 × V <sub>DD</sub> | V | 2 | | $V_{hys}$ | Input Buffer Hysteresis | 0.06 × V <sub>DD</sub> | _ | _ | V | | | Ioh <sub>GPIO</sub> | I/O current source capability measured when pad $V_{oh}$ = ( $V_{DD}$ – 0.8 V) | 3.5 | _ | _ | mA | | | Iol <sub>GPIO</sub> | I/O current sink capability measured when pad $V_{ol}$ = 0.8 V | 3 | _ | _ | mA | | | loh <sub>GPIO-HD_DSE_1</sub> | I/O current source capability measured when pad $V_{oh} = (V_{DD} - 0.8 \text{ V})$ | 14 | _ | _ | mA | 3 | | Iol <sub>GPIO-HD_DSE_1</sub> | I/O current sink capability measured when pad V <sub>ol</sub> = 0.8 V | 12 | _ | _ | mA | 3 | | IOHT | Output high current total for all ports | _ | _ | 100 | mA | | | IIN | Input leakage current (per pin) for full tempera | ature range a | t V <sub>DD</sub> = 3.3 \ | / | | 4 | | | All pins other than high drive port pins | | 0.005 | 0.5 | μA | | | | High drive port pins (excluding XTAL pin) | | 0.010 | 0.5 | μΑ | | | | XTAL pin (PTB6) temperature ≤ 125° C | | 0.010 | 0.5 | μΑ | | | | XTAL pin (PTB6) temperature ≥ 125° C | | | 1.1 | μΑ | | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 49. DC electrical specifications at 3.3 V Range for S32M244 series...continued | Symbol | Parameter | Value | | | Unit | Notes | |-----------------|-----------------------------|-------|------|------|------|-------| | | | Min. | Тур. | Max. | | | | R <sub>PU</sub> | Internal pullup resistors | 20 | | 60 | kΩ | 5 | | R <sub>PD</sub> | Internal pulldown resistors | 20 | | 60 | kΩ | 6 | - 1. For reset pads, same V<sub>ih</sub> levels are applicable - 2. For reset pads, same Vil levels are applicable - 3. The value given is measured at high drive strength mode. For value at low drive strength mode see the loh\_Standard value given above. - 4. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*. - 5. Measured at input $V = V_{SS}$ - 6. Measured at input V = V<sub>DD</sub> ## 10.2.4 DC electrical specifications at 5.0 V Range Table 50. DC electrical specifications at 5.0 V Range for S32M242 series | Symbol | Parameter | | Value | | Unit | Notes | |--------------------------------|-----------------------------------------------------------------------------------|---------------------------|-------|------------------------|------|-------| | | | Min. | Тур. | Max. | | | | $V_{DD}$ | I/O Supply Voltage | 4 | _ | 5.5 | V | | | V <sub>ih</sub> | Input Buffer High Voltage | 0.65 x<br>V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | 1 | | V <sub>il</sub> | Input Buffer Low Voltage | V <sub>SS</sub> - 0.3 | _ | 0.35 x V <sub>DD</sub> | V | 2 | | $V_{hys}$ | Input Buffer Hysteresis | 0.06 x<br>V <sub>DD</sub> | _ | _ | V | | | Ioh <sub>GPIO</sub> | I/O current source capability measured | 5 | _ | _ | mA | | | loh <sub>GPIO-HD_DSE_0</sub> | when pad $V_{oh}$ = ( $V_{DD}$ - 0.8 V) | | | | | | | Iol <sub>GPIO</sub> | I/O current sink capability measured | 5 | _ | _ | mA | | | Iol <sub>GPIO-HD_DSE_0</sub> | when pad V <sub>ol</sub> = 0.8 V | | | | | | | loh <sub>GPIO-HD_DSE_1</sub> | I/O current source capability measured when pad $V_{oh} = V_{DD} - 0.8 \text{ V}$ | 20 | _ | _ | mA | 3 | | Iol <sub>GPIO-HD_DSE_1</sub> | I/O current sink capability measured when pad V <sub>ol</sub> = 0.8 V | 20 | _ | _ | mA | 3 | | loh <sub>GPIO-FAST_DSE_0</sub> | I/O current sink capability measured when pad $V_{oh} = V_{DD} - 0.8 \text{ V}$ | 14.0 | _ | _ | mA | 4 | | IOI <sub>GPIO-FAST_DSE_0</sub> | I/O current sink capability measured when pad V <sub>ol</sub> = 0.8 V | 14.5 | _ | _ | mA | 4 | | loh <sub>GPIO-FAST_DSE_1</sub> | I/O current sink capability measured when pad $V_{oh} = V_{DD} - 0.8 \text{ V}$ | 21 | _ | _ | mA | 4 | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. $^{\tiny{\textcircled{6}}}$ 2025 NXP B.V. All rights reserved. Table 50. DC electrical specifications at 5.0 V Range for S32M242 series...continued | Symbol | Parameter | | Value | | Unit | Notes | |--------------------------------|---------------------------------------------------------------------------------------|------|-------|------------------|------|-------| | | | Min. | Тур. | Max. | | | | IoI <sub>GPIO-FAST_DSE_1</sub> | I/O current sink capability measured when pad V <sub>ol</sub> = 0.8 V | 20.5 | _ | _ | mA | 4 | | IOHT | Output high current total for all ports | _ | _ | 100 | mA | | | IIN | Input leakage current (per pin) for full temperature range at V <sub>DD</sub> = 3.3 V | _ | 5 | 500 <sup>5</sup> | nA | 6 | | | All pins other than high drive port pins | | 0.005 | 0.5 | μΑ | | | | High drive port pins (excluding XTAL pin) | | 0.010 | 0.5 | μА | | | | XTAL pin (PTB6) temperature ≤ 125° C | | 0.010 | 0.5 | μΑ | | | | XTAL pin (PTB6) temperature ≥ 125° C | | | 1.1 | μΑ | | | R <sub>PU</sub> | Internal pullup resistors | 20 | | 50 | kΩ | 7 | | R <sub>PD</sub> | Internal pulldown resistors | 20 | | 50 | kΩ | 8 | - 1. For reset pads, same V<sub>ih</sub> levels are applicable - 2. For reset pads, same V<sub>il</sub> levels are applicable - 3. The strong pad I/O pin is capable of switching a 50 pF load up to 40 MHz. - 4. For refernce only. Run simulations with the IBIS model and custom board for accurate results. - 5. Typical leakage is given at room temperature. Maximum is given for 125°C. Leakage numbers increase with temperature, approximately every 12 14°C the value doubles. Leakage is tested at hot temperature. We ensure maximums are not exceeded. Please note that when the ADC module samples a pin, additional currents beyond the leakage number are drawn to charge the sample and hold capacitances and internal analog busses. These are difficult to predict. - 6. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual*. - 7. Measured at input V = V<sub>SS</sub> - 8. Measured at input $V = V_{DD}$ Table 51. DC electrical specifications at 5.0 V Range for S32M244 series | Symbol | Parameter | | Value | | Unit | Notes | |--------------------------------------------------|--------------------------------------------------------------------------------|---------------------------|-------|------------------------|------|-------| | | | Min. | Тур. | Max. | | | | $V_{DD}$ | I/O Supply Voltage | 4 | _ | 5.5 | V | | | V <sub>ih</sub> | Input Buffer High Voltage | 0.65 x<br>V <sub>DD</sub> | _ | V <sub>DD</sub> + 0.3 | V | 1 | | V <sub>il</sub> | Input Buffer Low Voltage | V <sub>SS</sub> - 0.3 | _ | 0.35 x V <sub>DD</sub> | V | 2 | | V <sub>hys</sub> | Input Buffer Hysteresis | 0.06 x<br>V <sub>DD</sub> | _ | _ | V | | | Ioh <sub>GPIO</sub> Ioh <sub>GPIO-HD_DSE_0</sub> | I/O current source capability measured when pad $V_{oh}$ = ( $V_{DD}$ - 0.8 V) | 5 | _ | _ | mA | | | Iol <sub>GPIO</sub> | I/O current sink capability measured when pad $V_{ol}$ = 0.8 V | 5 | _ | _ | mA | | Table continues on the next page... Table 51. DC electrical specifications at 5.0 V Range for S32M244 series...continued | Symbol | Parameter | | Value | | Unit | Notes | |------------------------------|-----------------------------------------------------------------------------------|-------------|--------------------------|---------|------|-------| | | | Min. | Тур. | Max. | | | | loh <sub>GPIO-HD_DSE_1</sub> | I/O current source capability measured when pad $V_{oh} = V_{DD} - 0.8 \text{ V}$ | 20 | _ | _ | mA | 3 | | Iol <sub>GPIO-HD_DSE_1</sub> | I/O current sink capability measured when pad $V_{ol}$ = 0.8 V | 20 | _ | _ | mA | 3 | | IOHT | Output high current total for all ports | _ | _ | 100 | mA | | | IIN | Input leakage current (per pin) for full te | mperature i | range at V <sub>DD</sub> | = 5.5 V | | 4 | | | All pins other than high drive port pins | | 0.005 | 0.5 | μΑ | | | | High drive port pins | | 0.010 | 0.5 | μΑ | | | R <sub>PU</sub> | Internal pullup resistors | 20 | | 50 | kΩ | 5 | | R <sub>PD</sub> | Internal pulldown resistors | 20 | | 50 | kΩ | 6 | - 1. For reset pads, same V<sub>ih</sub> levels are applicable - 2. For reset pads, same Vil levels are applicable - 3. The strong pad I/O pin is capable of switching a 50 pF load up to 40 MHz. - 4. Several I/O have both high drive and normal drive capability selected by the associated Portx\_PCRn[DSE] control bit. All other GPIOs are normal drive only. For details see IO Signal Description Input Multiplexing sheet(s) attached with the *Reference Manual* - 5. Measured at input V = V<sub>SS</sub> - 6. Measured at input V = V<sub>DD</sub> ## 10.2.5 AC electrical specifications at 3.3 V range Table 52. AC electrical specifications at 3.3 V Range for S32M242 series | Symbol | DSE | Rise time (nS) <sup>1</sup> | | Fall time (nS) <sup>1</sup> | | Capacitance (pF) <sup>2</sup> | | |--------------------------|-----|-----------------------------|------|-----------------------------|------|-------------------------------|--| | | | Min. | Max. | Min. | Max. | | | | tRF <sub>GPIO</sub> | NA | 3.2 | 14.5 | 3.4 | 15.7 | 25 | | | | | 5.7 | 23.7 | 6.0 | 26.2 | 50 | | | | | 20.0 | 80.0 | 20.8 | 88.4 | 200 | | | tRF <sub>GPIO-HD</sub> | 0 | 3.2 | 14.5 | 3.4 | 15.7 | 25 | | | | | 5.7 | 23.7 | 6.0 | 26.2 | 50 | | | | | 20.0 | 80.0 | 20.8 | 88.4 | 200 | | | | 1 | 1.5 | 5.8 | 1.7 | 6.1 | 25 | | | | | 2.4 | 8.0 | 2.6 | 8.3 | 50 | | | | | 6.3 | 22.0 | 6.0 | 23.8 | 200 | | | tRF <sub>GPIO-FAST</sub> | 0 | 0.6 | 2.8 | 0.5 | 2.8 | 25 | | | | | 3.0 | 7.1 | 2.6 | 7.5 | 50 | | | | | 12.0 | 27.0 | 10.3 | 26.8 | 200 | | Table continues on the next page... Table 52. AC electrical specifications at 3.3 V Range for S32M242 series...continued | Symbol | DSE | Rise time (nS) <sup>1</sup> | | Fall time (nS) <sup>1</sup> | | Capacitance (pF) <sup>2</sup> | |--------|-----|-----------------------------|------|-----------------------------|------|-------------------------------| | | | Min. | Max. | Min. | Max. | | | | 1 | 0.4 | 1.3 | 0.38 | 1.3 | 25 | | | | 1.5 | 3.8 | 1.4 | 3.9 | 50 | | | | 7.4 | 14.9 | 7.0 | 15.3 | 200 | - 1. For reference only. Run simulations with the IBIS model and your custom board for accurate results. - 2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different, for example for ENET, QSPI etc. . For protocol specific AC specifications, see respective sections. Table 53. AC electrical specifications at 3.3 V Range for S32M244 series | Symbol | DSE | Rise time (nS) <sup>1</sup> | | Fall time (nS) <sup>1</sup> | | Capacitance (pF) <sup>2</sup> | |------------------------|-----|-----------------------------|------|-----------------------------|------|-------------------------------| | | | Min. | Max. | Min. | Max. | | | tRF <sub>GPIO</sub> | NA | 3.2 | 14.5 | 3.4 | 15.7 | 25 | | | | 5.7 | 23.7 | 6.0 | 26.2 | 50 | | | | 20.0 | 80.0 | 20.8 | 88.4 | 200 | | tRF <sub>GPIO-HD</sub> | 0 | 3.2 | 14.5 | 3.4 | 15.7 | 25 | | | | 5.7 | 23.7 | 6.0 | 26.2 | 50 | | | | 20.0 | 80.0 | 20.8 | 88.4 | 200 | | | 1 | 1.5 | 5.8 | 1.7 | 6.1 | 25 | | | | 2.4 | 8.0 | 2.6 | 8.3 | 50 | | | | 6.3 | 22.0 | 6.0 | 23.8 | 200 | - 1. For reference only. Run simulations with the IBIS model and your custom board for accurate results. - 2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different. For protocol specific AC specifications, see respective sections. ## 10.2.6 AC electrical specifications at 5 V range Table 54. AC electrical specifications at 5 V Range for S32M242 series | Symbol | DSE | Rise time (nS) <sup>1</sup> | | Fall time (nS) <sup>1</sup> | | Rise time (nS) <sup>1</sup> Fall time (nS) <sup>1</sup> | | Capacitance (pF) <sup>2</sup> | |------------------------|-----|-----------------------------|-------|-----------------------------|------|---------------------------------------------------------|--|-------------------------------| | | | Min. | Max . | Min. | Max. | | | | | tRF <sub>GPIO</sub> | NA | 2.8 | 9.4 | 2.9 | 10.7 | 25 | | | | | | 5.0 | 15.7 | 5.1 | 17.4 | 50 | | | | | | 17.3 | 54.8 | 17.6 | 59.7 | 200 | | | | tRF <sub>GPIO-HD</sub> | 0 | 2.8 | 9.4 | 2.9 | 10.7 | 25 | | | | | | 5.0 | 15.7 | 5.1 | 17.4 | 50 | | | | | | 17.3 | 54.8 | 17.6 | 59.7 | 200 | | | | | 1 | 1.1 | 4.6 | 1.1 | 5.0 | 25 | | | Table continues on the next page... All information provided in this document is subject to legal disclaimers. Table 54. AC electrical specifications at 5 V Range for S32M242 series...continued | Symbol | DSE | Rise time (nS) <sup>1</sup> | | Fall time (nS) <sup>1</sup> | | Capacitance (pF) <sup>2</sup> | |--------------------------|-----|-----------------------------|-------|-----------------------------|------|-------------------------------| | | | Min. | Max . | Min. | Max. | | | | | 2.0 | 5.7 | 2.0 | 5.8 | 50 | | | | 5.4 | 16.0 | 5.0 | 16.0 | 200 | | tRF <sub>GPIO-FAST</sub> | 0 | 0.42 | 2.2 | 0.37 | 2.2 | 25 | | | | 2.0 | 5.0 | 1.9 | 5.2 | 50 | | | | 9.3 | 18.8 | 8.5 | 19.3 | 200 | | | 1 | 0.37 | 0.9 | 0.35 | 0.9 | 25 | | | | 1.2 | 2.7 | 1.2 | 2.9 | 50 | | | | 6.0 | 11.8 | 6.0 | 12.3 | 200 | - 1. For reference only. Run simulations with the IBIS model and your custom board for accurate results. - Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different, for example for ENET, QSPI etc. . For protocol specific AC specifications, see respective sections. Table 55. AC electrical specifications at 5 V Range for S32M244 series | Symbol | DSE | Rise tim | ne (nS) <sup>1</sup> | Fall time (nS) <sup>1</sup> | | Capacitance (pF) <sup>2</sup> | |------------------------|-----|----------|----------------------|-----------------------------|------|-------------------------------| | | | Min. | Max . | Min. | Max. | | | tRF <sub>GPIO</sub> | NA | 2.8 | 9.4 | 2.9 | 10.7 | 25 | | | | 5.0 | 15.7 | 5.1 | 17.4 | 50 | | | | 17.3 | 54.8 | 17.6 | 59.7 | 200 | | tRF <sub>GPIO-HD</sub> | 0 | 2.8 | 9.4 | 2.9 | 10.7 | 25 | | | | 5.0 | 15.7 | 5.1 | 17.4 | 50 | | | | 17.3 | 54.8 | 17.6 | 59.7 | 200 | | | 1 | 1.1 | 4.6 | 1.1 | 5.0 | 25 | | | | 2.0 | 5.7 | 2.0 | 5.8 | 50 | | | | 5.4 | 16.0 | 5.0 | 16.0 | 200 | - 1. For reference only. Run simulations with the IBIS model and your custom board for accurate results. - 2. Maximum capacitances supported on Standard IOs. However interface or protocol specific specifications might be different. For protocol specific AC specifications, see respective sections. #### 10.2.7 Standard input pin capacitance Table 56. Standard input pin capacitance | Symbol | Description | Min. | Max. | Unit | |-------------------|---------------------------------|------|------|------| | C <sub>IN_D</sub> | Input capacitance: digital pins | _ | 7 | pF | NOTE Please refer to External System Oscillator electrical specifications for EXTAL/XTAL pins. S32M2xx All information provided in this document is subject to legal disclaimers. ## 10.2.8 Device clock specifications Table 57. Device clock specifications <sup>1</sup> | Symbol | Description | Min. | Max. | Unit | |--------------------|-----------------------------------------|------|-----------------|------| | | Normal run mode (S32M242 series) | 2 | | | | f <sub>SYS</sub> | System and core clock | _ | 80 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 40 <sup>3</sup> | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 26.67 | MHz | | | Normal run mode (S32M244 series) | 2 | | | | f <sub>SYS</sub> | System and core clock | _ | 80 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 40 <sup>3</sup> | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 20 | MHz | | | VLPR mode (S32M242 series) <sup>4</sup> | | | | | f <sub>SYS</sub> | System and core clock | _ | 4 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 4 | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 1 | MHz | | | VLPR mode (S32M244 series) <sup>4</sup> | | | | | f <sub>SYS</sub> | System and core clock | _ | 1 | MHz | | f <sub>BUS</sub> | Bus clock | _ | 1 | MHz | | f <sub>FLASH</sub> | Flash clock | _ | 0.25 | MHz | - 1. Refer to the section Feature comparison for the availability of modes and other specifications. - 2. With SPLL as system clock source. - 3. 48 MHz when $f_{SYS}$ is 48 MHz - 4. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module. # 10.3 Peripheral operating requirements and behaviors ## 10.3.1 System modules There are no electrical specifications necessary for the device's system modules. #### 10.3.2 Clock interface modules ## 10.3.2.1 External System Oscillator electrical specifications Table 58. External System Oscillator electrical specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |--------------------|-------------------------------------------------------|-----------------------|------|----------|------|-------| | 9 <sub>mXOSC</sub> | Crystal oscillator transconductance | | | | | | | | SCG_SOSCCFG[RANGE]=2'b10 for 4-8 MHz | 2.2 | _ | 13.7 | mA/V | | | | SCG_SOSCCFG[RANGE]=2'b11 for 8-40 MHz | 16 | _ | 47 | mA/V | | | V <sub>IL</sub> | Input low voltage — EXTAL pin in external clock mode | V <sub>SS</sub> | _ | 1.15 | V | | | V <sub>IH</sub> | Input high voltage — EXTAL pin in external clock mode | 0.7 * V <sub>DD</sub> | _ | $V_{DD}$ | V | | | C <sub>1</sub> | EXTAL load capacitance | _ | _ | _ | | 1 | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 58. External System Oscillator electrical specifications...continued | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | |-----------------------------|----------------------------------------------------------|----------|------|------|------|-------| | C <sub>2</sub> | XTAL load capacitance | _ | _ | _ | | 1 | | R <sub>F</sub> | Feedback resistor | , | | , | | 2 | | | Low-gain mode (HGO=0) | _ | _ | _ | ΜΩ | | | | High-gain mode (HGO=1) | _ | 1 | _ | ΜΩ | | | R <sub>S</sub> <sup>3</sup> | Series resistor | , | | , | | | | | Low-gain mode (HGO=0) | _ | 0 | _ | kΩ | | | | High-gain mode (HGO=1) | _ | 0 | _ | kΩ | | | V <sub>pp_XTAL</sub> | Peak-to-peak amplitude of oscillation (oscillator mode) | at XTAL | 1 | 1 | I | 4 | | | Low-gain mode (HGO=0) | _ | 1.0 | _ | V | | | | High-gain mode (HGO=1) | _ | 3.3 | _ | V | | | V <sub>pp_EXTAL</sub> | Peak-to-peak amplitude of oscillation (oscillator mode) | at EXTAL | | | | 4 5 | | | Low-gain mode (HGO=0) | 0.8 | _ | _ | V | | | | High-gain mode (HGO=1), V <sub>DD</sub> = 4.0 V to 5.5 V | 1.7 | _ | _ | V | | | V <sub>SOSCOP</sub> | Oscillation operating point | | | | 1 | 4 | | | High-gain mode (HGO=1) | 1.15 | _ | _ | V | | 1. Crystal oscillator circuit provides stable oscillations when $g_{mXOSC} > 5 * gm\_crit$ . The gm\\_crit is defined as: gm\_crit = 4 \* (ESR + $$R_S$$ ) \* $(2\pi F)^2$ \* $(C_0 + C_L)^2$ #### where: - g<sub>mXOSC</sub> is the transconductance of the internal oscillator circuit - ESR is the equivalent series resistance of the external crystal - R<sub>S</sub> is the series resistance connected between XTAL pin and external crystal for current limitation - F is the external crystal oscillation frequency - · C<sub>0</sub> is the shunt capacitance of the external crystal - $C_L$ is the external crystal total load capacitance. $C_L = C_s + [C_1 * C_2 / (C_1 + C_2)]$ - C<sub>s</sub> is stray or parasitic capacitance on the pin due to any PCB traces - C<sub>1</sub>, C<sub>2</sub> external load capacitances on EXTAL and XTAL pins See manufacture datasheet for external crystal component values - When low-gain is selected, internal R<sub>F</sub> will be selected and external R<sub>F</sub> should not be attached. - When high-gain is selected, external R<sub>F</sub> (1 M Ohm) needs to be connected for proper operation of the crystal. For external resistor, up to 5% tolerance is allowed. - R<sub>S</sub> should be selected carefully to have appropriate oscillation amplitude for both protecting crystal or resonator device and satisfying proper oscillation startup condition. - 4. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices. - 5. Minimum value is shown as a reference only, however the HW design needs to ensure it reaches the maximum value by following the guidelines given in above notes (notes 1, 2, and 3) and performs the required robustness testing at the application level. During testing, a low capacitance probe (< 5 pF) must be used to avoid any decrease in the V<sub>DD EXTAL</sub> value. S32M2xx #### 10.3.2.2 External System Oscillator frequency specifications Table 59. External System Oscillator frequency specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Note | |-----------------------|----------------------------------------------|------|------|-------------------|------|---------| | | | | | | | S | | f <sub>osc_hi</sub> | Oscillator crystal or resonator frequency | 4 | _ | 40 <sup>1 2</sup> | MHz | | | f <sub>ec_extal</sub> | Input clock frequency (external clock mode) | _ | _ | 50 | MHz | 3, 2, 4 | | t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode) | 48 | 50 | 52 | % | 3, 2, 4 | | t <sub>cst</sub> | Crystal Start-up Time | | | | | | | | 8 MHz low-gain mode (HGO=0) | _ | 1.5 | _ | ms | 5 | | | 8 MHz high-gain mode (HGO=1) | _ | 2.5 | _ | | | | | 40 MHz low-gain mode (HGO=0) | _ | 2 | _ | | | | | 40 MHz high-gain mode (HGO=1) | _ | 2 | _ | | | - 1. For an ideal clock of 40 MHz, if permitted by application requirements, an error of +/- 5% is supported with 50% duty cycle. - 2. (S32M244) At 40 MHz to 36 MHz when sourcing for ADC clock please use divider ADCn.ADC\_CFG1[ADICLK] to ½ or lower for the specific ADC instance. This will help achieve duty cycle requirement. For 36 MHz and 32 MHz 45-55% or better duty cycle to be maintained. For frequencies lower than 32 MHz, please maintain duty cycle of 40-50% or better. - 3. Frequencies below 40 MHz can be used for degraded duty cycle upto 40-60%. When using for ADC clock further restrictions apply. At 50 MHz to 45 MHz when sourcing for ADC clock please use divider ADCn.ADC\_CFG1[ADICLK] to ½ or lower for the specific ADC instance. This will help achieve duty cycle requirement. for 45 MHz and 41 MHz 45-55% or higher duty cycle should be maintained. - 4. (S32M244) The limits to source ADC clock are 40 MHz, so in cases the input clock is higher than 40 MHz, it cannot be used as a source of ADC clock. - 5. Proper PC board layout procedures must be followed to achieve specifications. ### 10.3.2.3 System Clock Generation (SCG) specifications #### 10.3.2.3.1 Fast internal RC Oscillator (FIRC) electrical specifications Table 60. Fast internal RC Oscillator electrical specifications for S32M242 series | Symbol | Parameter <sup>1</sup> | | Value | | Unit | |-------------------------------|----------------------------------------------------------------------|------|-------|------|--------------------| | | | Min. | Тур. | Max. | | | F <sub>FIRC</sub> | FIRC target frequency | _ | 48 | _ | MHz | | ΔF | Frequency deviation across process, voltage, and temperature < 105°C | _ | ±0.5 | ±1 | %F <sub>FIRC</sub> | | ΔF125 | Frequency deviation across process, voltage, and temperature < 125°C | _ | ±0.5 | ±1.1 | %F <sub>FIRC</sub> | | T <sub>Startup</sub> | Startup time | | 3.4 | 5 | μs <sup>2</sup> | | T <sub>JIT</sub> <sup>3</sup> | Cycle-to-Cycle jitter | _ | 300 | 500 | ps | | T <sub>JIT</sub> <sup>3</sup> | Long term jitter over 1000 cycles | _ | 0.04 | 0.1 | %F <sub>FIRC</sub> | - 1. With FIRC regulator enable - 2. Startup time is defined as the time between clock enablement and clock availability for system use. - 3. FIRC as system clock All information provided in this document is subject to legal disclaimers. Table 61. Fast internal RC Oscillator electrical specifications for S32M244 series | Symbol | Parameter <sup>1</sup> | | Value | | Unit | |-------------------------------|--------------------------------------------------------------|------|-------|------|--------------------| | | | Min. | Тур. | Max. | | | F <sub>FIRC</sub> | FIRC target frequency | _ | 48 | _ | MHz | | ΔF | Frequency deviation across process, voltage, and temperature | _ | ±0.5 | ±1.4 | %F <sub>FIRC</sub> | | T <sub>Startup</sub> | Startup time | | 3.4 | 5 | μs² | | T <sub>JIT</sub> <sup>3</sup> | Cycle-to-Cycle jitter | _ | 300 | 500 | ps | | T <sub>JIT</sub> <sup>3</sup> | Long term jitter over 1000 cycles | _ | 0.04 | 0.1 | %F <sub>FIRC</sub> | - 1. With FIRC regulator enable - 2. Startup time is defined as the time between clock enablement and clock availability for system use. - 3. FIRC as system clock NOTE Fast internal RC oscillator is compliant with LIN when device is used as a slave node. ## 10.3.2.3.2 Slow internal RC oscillator (SIRC) electrical specifications Table 62. Slow internal RC oscillator (SIRC) electrical specifications for S32M242 series | Symbol | Parameter | | Value | | Unit | |----------------------|----------------------------------------------------------------------|------|-------|------|--------------------| | | | Min. | Тур. | Max. | | | F <sub>SIRC</sub> | SIRC target frequency | _ | 8 | _ | MHz | | ΔF | Frequency deviation across process, voltage, and temperature < 105°C | _ | _ | ±3 | %F <sub>SIRC</sub> | | ΔF125 | Frequency deviation across process, voltage, and temperature < 125°C | _ | _ | ±3.3 | %F <sub>SIRC</sub> | | T <sub>Startup</sub> | Startup time | _ | 9 | 12.5 | μs <sup>1</sup> | <sup>1.</sup> Startup time is defined as the time between clock enablement and clock availability for system use. Table 63. Slow internal RC oscillator (SIRC) electrical specifications for S32M244 series | Symbol | Parameter | | Value | | Unit | |----------------------|--------------------------------------------------------------|------|-------|------|--------------------| | | | Min. | Тур. | Max. | | | F <sub>SIRC</sub> | SIRC target frequency | _ | 8 | _ | MHz | | ΔF | Frequency deviation across process, voltage, and temperature | _ | _ | ±3.3 | %F <sub>SIRC</sub> | | T <sub>Startup</sub> | Startup time | _ | 9 | 12.5 | μs <sup>1</sup> | 1. Startup time is defined as the time between clock enablement and clock availability for system use. #### 10.3.2.4 Low Power Oscillator (LPO) electrical specifications Table 64. Low Power Oscillator (LPO) electrical specifications | Symbol | Parameter | | Value | | | Unit | |----------------------|-----------------------------------------|---------------------|---------------------|---------|---------|------| | | | Min. | Тур. | Ма | Max. | | | | | S32M242/<br>S32M244 | S32M242/<br>S32M244 | S32M242 | S32M244 | | | F <sub>LPO</sub> | Internal low power oscillator frequency | 113 | 128 | 139 | 141 | kHz | | T <sub>startup</sub> | Startup Time | _ | _ | 2 | 0 | μs | ### 10.3.2.5 SPLL electrical specifications Table 65. SPLL electrical specifications | Symbol | Parameter | Min. | Тур. | Ma | ax. | Unit | |--------------------------------------|-------------------------------------------|---------------------|---------------------|-----------------------------|------------------------------|------| | | | S32M242/<br>S32M244 | S32M242/<br>S32M244 | S32M242 | S32M244 | | | F <sub>SPLL_REF</sub> <sup>1</sup> | PLL Reference Frequency<br>Range | 8 | _ | 1 | 6 | MHz | | F <sub>SPLL_Input</sub> <sup>2</sup> | PLL Input Frequency | 8 | _ | 40 | 48 | MHz | | F <sub>VCO_CLK</sub> | VCO output frequency | 180 | _ | 32 | 20 | MHz | | F <sub>SPLL_CLK</sub> | PLL output frequency | 90 | _ | 160 | | MHz | | J <sub>CYC_SPLL</sub> | PLL Period Jitter (RMS) <sup>3</sup> | | | | | | | | at F <sub>VCO_CLK</sub> 180 MHz | _ | 120 | _ | _ | ps | | | at F <sub>VCO_CLK</sub> 320 MHz | _ | 75 | _ | _ | ps | | J <sub>ACC_SPLL</sub> | PLL accumulated jitter over 1µs (F | RMS) <sup>3</sup> | | | | | | | at F <sub>VCO_CLK</sub> 180 MHz | _ | _ | 1350 <sup>4</sup> | | ps | | | at F <sub>VCO_CLK</sub> 320 MHz | _ | _ | 60 | 004 | ps | | D <sub>UNL</sub> | Lock exit frequency tolerance | ± 4.47 | _ | ± 5 | 5.97 | % | | T <sub>SPLL_LOCK</sub> | Lock detector detection time <sup>5</sup> | _ | _ | 150 × 10 <sup>-6</sup> + 10 | 75(1/F <sub>SPLL_REF</sub> ) | s | - F<sub>SPLL\_REF</sub> is PLL reference frequency range after the PREDIV. For PREDIV and MULT settings refer SCG\_SPLLCFG register of Reference Manual. - 2. F<sub>SPLL\_Input</sub> is PLL input frequency range before the PREDIV must be limited to the range 8 MHz to 40 MHz. This input source could be derived from a crystal oscillator or some other external square wave clock source using OSC bypass mode. For external clock source settings refer SCG\_SOSCCFG register of Reference Manual. - 3. This specification was obtained using a NXP developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary - 4. The behavior of the accumulated PLL jitter saturates over 1us. - 5. Lock detector detection time is defined as the time between PLL enablement and clock availability for system use. ### 10.3.3 Memory and memory interfaces #### 10.3.3.1 Flash memory module (FTFC/FTFM) electrical specifications This section describes the electrical characteristics of the flash memory module. S32M2xx All information provided in this document is subject to legal disclaimers. ## 10.3.3.1.1 Flash timing specifications — commands Table 66. Flash command timing specifications for S32M242 series | Symbol | Description <sup>1</sup> | | Тур | Max | Unit | Notes | |-----------------------|---------------------------------------------|------------------------|-----|------|------|-------| | t <sub>rd1blk</sub> | Read 1 Block execution time | 32 KB flash | _ | _ | ms | | | | | 64 KB flash | _ | 0.5 | | | | | | 128 KB flash | _ | _ | | | | | | 256 KB flash | _ | 2 | | | | | | 512 KB flash | _ | _ | | | | t <sub>rd1sec</sub> | Read 1 Section | 2 KB flash | _ | 75 | μs | | | | execution time | 4 KB flash | _ | 100 | | | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 95 | μs | | | t <sub>pgm8</sub> | Program Phrase execution time | _ | 90 | 225 | μs | | | t <sub>ersblk</sub> | Erase Flash Block | 32 KB flash | _ | _ | ms | 2 | | | execution time | 64 KB flash | 30 | 550 | | | | | | 128 KB flash | _ | _ | | | | | | 256 KB flash | 250 | 2125 | | | | | | 512 KB flash | _ | _ | | | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 12 | 130 | ms | 2 | | t <sub>pgmsec1k</sub> | Program Section execution time (1KB flash) | _ | 5 | _ | ms | | | t <sub>rd1all</sub> | Read 1s All Block execution time | _ | _ | 2.8 | ms | | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 30 | μs | | | t <sub>pgmonce</sub> | Program Once execution time | _ | 90 | _ | μs | | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 250 | 2800 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access Key execution time | _ | _ | 35 | μs | | | t <sub>ersallu</sub> | Erase All Blocks Unsecure execution time | _ | 250 | 2800 | ms | 2 | | t <sub>pgmpart</sub> | Program Partition for EEPROM execution time | 32 KB<br>EEPROM backup | 70 | _ | ms | 3 | | | | 64 KB<br>EEPROM backup | 71 | _ | | | Table continues on the next page... Table 66. Flash command timing specifications for S32M242 series...continued | Symbol | Description <sup>1</sup> | | Тур | Max | Unit | Notes | | |----------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|----------------------------------|------|-------------------|-----| | t <sub>setram</sub> | Set FlexRAM Function | Control Code 0xFF | 0.08 | _ | ms | 3 | | | | execution time | 32 KB<br>EEPROM backup | 0.8 | 1.2 | | | | | | | 48 KB<br>EEPROM backup | 1 | 1.5 | | | | | | | 64 KB<br>EEPROM backup | 1.3 | 1.9 | | | | | eewr8b | Byte write to FlexRAM execution time | 32 KB<br>EEPROM backup | 385 | 1700 | μs | 3,4 | | | | | 48 KB<br>EEPROM backup | 430 | 1850 | | | | | | | 64 KB<br>EEPROM backup | 475 | 2000 | | | | | eewr16b | 16-bit write to FlexRAM execution time | 32 KB<br>EEPROM backup | 385 | 1700 | μs | μs <sup>3,4</sup> | 3,4 | | | | 48 KB<br>EEPROM backup | 430 | 1850 | | | | | | | 64 KB<br>EEPROM backup | 475 | 2000 | | | | | eewr32bers | 32-bit write to erased FlexRAM location execution time | _ | 360 | 2000 | μs | | | | eewr32b | 32-bit write to FlexRAM execution time | 32 KB<br>EEPROM backup | 630 | 2000 | μs | 3,4 | | | | | 48 KB<br>EEPROM backup | 720 | 2125 | | | | | | | 64 KB<br>EEPROM backup | 810 | 2250 | | | | | quickwr | 32-bit Quick Write execution | 1st 32-bit write | 200 | 550 | μs | 4,5,6 | | | | time: Time from CCIF clearing (start the write) until CCIF setting (32-bit write complete, ready for next 32- | 2nd through Next<br>to Last (Nth-1) 32-<br>bit write | 150 | 550 | | | | | | bit write) | Last (Nth) 32-bit write (time for write only, not cleanup) | 200 | 550 | | | | | t <sub>quickwr</sub> Clnup | Quick Write Cleanup execution time | _ | _ | (# of Quick<br>Writes ) *<br>2.0 | ms | 7 | | <sup>1.</sup> All command times assumes 25 MHz or greater flash clock frequency (for synchronization time between internal/external clocks). All information provided in this document is subject to legal disclaimers. <sup>2.</sup> Maximum times for erase parameters based on expectations at cycling end-of-life. - For all EEPROM Emulation terms, the specified timing shown assumes previous record cleanup has occurred. This may be verified by executing FCCOB Command 0x77, and checking FCCOB number 5 contents show 0x00 No EEPROM issues detected. - 4. 1st time EERAM writes after a Reset or SETRAM may incur additional overhead for EEE cleanup, resulting in up to 2× the times shown. - 5. Only after the Nth write completes will any data be valid. Emulated EEPROM record scheme cleanup overhead may occur after this point even after a brownout or reset. If power on reset occurs before the Nth write completes, the last valid record set will still be valid and the new records will be discarded. - 6. Quick Write times may take up to 550 µs, as additional cleanup may occur when crossing sector boundaries. - 7. Time for emulated EEPROM record scheme overhead cleanup. Automatically done after last (Nth) write completes, assuming still powered. Or via SETRAM cleanup execution command is requested at a later point. Table 67. Flash command timing specifications for S32M244 series | Symbol | Description <sup>1</sup> | | Тур | Max | Unit | Notes | |----------------------|----------------------------------------------|--------------|-----|------|------|-------| | t <sub>rd1blk</sub> | Read 1 Block | 64 KB flash | _ | 0.75 | ms | | | | execution time | 256 KB flash | _ | _ | | | | | | 512 KB flash | _ | 2.5 | | | | t <sub>rd1sec</sub> | Read 1 Section | 2 KB flash | _ | 200 | μs | | | | execution time | 4 KB flash | _ | 220 | | | | t <sub>pgmchk</sub> | Program Check execution time | _ | _ | 175 | μs | | | t <sub>pgm8</sub> | Program Phrase execution time | _ | 150 | 300 | μs | | | t <sub>ersblk</sub> | Erase Flash Block | 64 KB flash | 100 | 1000 | ms | 2 | | | execution time | 256 KB flash | _ | _ | | | | | | 512 KB flash | 700 | 8000 | | | | t <sub>ersscr</sub> | Erase Flash Sector execution time | _ | 20 | 250 | ms | 2 | | t <sub>pgmsec</sub> | Program Section execution time | 1 KB flash | 7 | _ | ms | | | t <sub>rd1all</sub> | Read 1s All Block execution time | _ | _ | 3.5 | ms | | | t <sub>rdonce</sub> | Read Once execution time | _ | _ | 35 | μs | | | t <sub>pgmonce</sub> | Program Once execution time | _ | 150 | _ | μs | | | t <sub>ersall</sub> | Erase All Blocks execution time | _ | 825 | 9300 | ms | 2 | | t <sub>vfykey</sub> | Verify Backdoor Access<br>Key execution time | _ | _ | 40 | μѕ | | | t <sub>ersallu</sub> | Erase All Blocks Unsecure execution time | _ | 825 | 9300 | ms | 2 | Table continues on the next page... Table 67. Flash command timing specifications for S32M244 series...continued | Symbol | Description <sup>1</sup> | | Тур | Max | Unit | Notes | |----------------------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------|----------------------------------|------|-------| | t <sub>pgmpart</sub> | Program Partition for EEPROM execution time | 32 KB<br>EEPROM backup | 98 | _ | ms | 3 | | | | 64 KB<br>EEPROM backup | 100 | _ | | | | t <sub>setram</sub> | Set FlexRAM Function | Control Code 0xFF | 0.125 | _ | ms | 3 | | | execution time | 32 KB<br>EEPROM backup | 1.0 | 1.5 | | | | | | 48 KB<br>EEPROM backup | 1.2 | 1.8 | | | | | | 64 KB<br>EEPROM backup | 1.4 | 2.1 | | | | t <sub>eewr32b</sub> | 32-bit write to FlexRAM execution time | 32 KB<br>EEPROM backup | 1250 | 4000 | μs | 3,4 | | | | 48 KB<br>EEPROM backup | 1500 | 4125 | | | | | | 64 KB<br>EEPROM backup | 1700 | 4250 | | | | t <sub>quickwr</sub> | 32-bit Quick Write | 1st 32-bit write | 300 | 1400 | μѕ | 4,5,6 | | | execution time: Time<br>from CCIF clearing (start<br>the write) until CCIF<br>setting (32-bit write | 2nd through Next<br>to Last (Nth-1) 32-<br>bit write | 275 | 1000 | | | | | complete, ready for next 32-bit write) | Last (Nth) 32-bit write (time for write only, not cleanup) | 375 | 1200 | | | | tquickwrClnup | Quick Write Cleanup execution time | _ | _ | (# of Quick<br>Writes ) *<br>3.6 | ms | 7 | - 1. All command times assume 20 MHz flash clock frequency. - 2. Maximum times for erase parameters based on expectations at cycling end-of-life. - 3. For all EEPROM Emulation terms, the specified timing shown assumes previous record cleanup has occurred (tquickwrClnup). This may be verified by executing CCOB Command 0x77, and checking FCCOB number 5 contents show 0x00 No EEPROM issues detected. - 4. 1st time FlexRAM writes after a Reset or SETRAM may incur additional overhead for emulated EEPROM cleanup, resulting in up to 2× the times shown. - 5. Only after the Nth write completes will any data be valid. Emulated EEPROM record scheme cleanup overhead may occur after this point even after a brownout or reset. If power on reset occurs before the Nth write completes, the last valid record set will still be valid and the new records will be discarded. - 6. Quick Write times may take up to 1200 µs, as additional cleanup may occur when crossing sector boundaries. - 7. Time for emulated EEPROM record scheme overhead cleanup. Automatically done after last (Nth) write completes, assuming still powered. Or via SETRAM cleanup execution if command is requested at a later point. #### 10.3.3.1.2 Reliability specifications #### Table 68. NVM reliability specifications | Symbol | Description | Min. | Тур. | Max. | Unit | Notes | | |--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------|-------------|------|------------------|-------|--| | | When using as Program a | and Data F | lash | | | | | | t <sub>nvmretp1k</sub> Data retention after up to 1 K cycles 20 — years <sup>1</sup> | | | | | | | | | n <sub>nvmcycp</sub> | Cycling endurance | 1 K | _ | _ | cycles | 2 3 | | | | When using FlexMemory feature : Flex | RAM as E | mulated EEP | ROM | | | | | t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance | 5 | _ | _ | years | 1 4 | | | t <sub>nvmretee10</sub> | Data retention up to 10% of write endurance | 20 | _ | _ | years | 1 | | | n <sub>nvmwree16</sub> | Write endurance • EEPROM backup to FlexRAM ratio = 16 • EEPROM backup to FlexRAM ratio = 256 | 100 K<br>1.6 M | | | writes<br>writes | 5 6 7 | | - 1. Data retention period per block begins upon initial user factory programming or after each subsequent erase. - 2. Program and Erase for PFlash and DFlash are supported across product temperature specification. - 3. Cycling endurance is per DFlash or PFlash Sector. - 4. Background maintenance operations during normal FlexRAM usage extend effective data retention life beyond 5 years. - 5. FlexMemory write endurance specified for 32-bit writes to FlexRAM and is supported across product temperature specification. Greater write endurance may be achieved with larger ratios of EEPROM backup to FlexRAM. - 6. For usage of any emulated EEPROM driver other than the FlexMemory feature, the endurance spec will fall back to the specified endurance value of the DFlash specification (1K). - 7. FlexMemory calculator tool is available at NXP web site for help in estimation of the maximum write endurance achievable at specific EEPROM/FlexRAM ratios. The "In Spec" portions of the online calculator refer to the NVM reliability specifications section of data sheet. This calculator only applies to the FlexMemory feature. ## 10.3.4 Analog modules ### 10.3.4.1 ADC electrical specifications #### 10.3.4.1.1 12-bit ADC operating conditions | NOTE | |-----------------------------------------------------------------------------------------------------| | All the data mention in this table is only validated in a simulation and granted by NXP design team | | Table 69. | 12-bit ADC | operating | conditions | |-----------|------------|-----------|------------| |-----------|------------|-----------|------------| | 833M3xx | Symbol Description | | Conditions | Min. | Typ. <sup>1</sup> | Max. | | Unit | Notes | |----------------------------------------------------------------------------|--------------------|------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------|----------------------------------------|------|-------| | | | | S32M242/<br>S32M244 | S32M242/<br>S32M244 | S32M242 | S32M244 | | | | | | V <sub>REFH</sub> | ADC reference voltage high | | See voltage<br>and current<br>operating<br>requirements<br>for values | $V_{DDA}$ | operating red | e and current<br>quirements for<br>ues | V | 2 | | All information provided in this document is subject to legal disclaimers. | $V_{REFL}$ | ADC reference voltage low | | See voltage<br>and current<br>operating<br>requirements<br>for values | 0 | See voltage and current operating requirements for values | | mV | 2 | | ovided in | $V_{ADIN}$ | Input voltage | | V <sub>REFL</sub> | _ | V <sub>R</sub> | EFH | V | | | this doc | $R_S$ | Source impedendance | f <sub>ADCK</sub> < 4 MHz | _ | _ | | 5 | kΩ | | | ument is su | R <sub>SW1</sub> | Channel Selection Switch Impedance | | _ | 0.650 | 0.7 | 780 | kΩ | | | bject to | R <sub>AD</sub> | Sampling Switch Impedance | | _ | 0.155 | 1 | .0 | kΩ | | | legal d | C <sub>P1</sub> | Pin Capacitance | | _ | 2.1 | 2 | .5 | pF | | | | C <sub>P2</sub> | Analog Bus Capacitance | | _ | 3 | | 4 | pF | | | ers. | C <sub>S</sub> | Sampling capacitance | | _ | 5.1 (gain<br>=0) 7.2<br>(gain= max) | | ) 9.36 (gain=<br>ax) | pF | | | | f <sub>ADCK</sub> | ADC conversion clock frequency | Normal usage | 2 | 40 | 50 | 40 | MHz | 3, 4 | | © 2025 NXP B.V. All rights res | f <sub>CONV</sub> | ADC conversion frequency | No ADC hardware averaging. <sup>5</sup> Continuous conversions enabled, subsequent conversion time | 46.4 | 928 | 11 | 60 | Ksps | 6 7 | | . All rights re | | | ADC hardware averaging set to 32. <sup>5</sup> Continuous | 1.45 | 29 | 36 | .25 | Ksps | 6,7 | Product Data Sheet ## Table 69. 12-bit ADC operating conditions...continued | Symbol | Description | Conditions | Min. | Typ.1 | Ma | ax. | Unit | Notes | |--------|-----------------------|-------------------------------------------------|---------------------|---------------------|---------|---------|------|-------| | | | | S32M242/<br>S32M244 | S32M242/<br>S32M244 | S32M242 | S32M244 | | | | | | conversions enabled, subsequent conversion time | | | | | | | | | ADC power consumption | _ | _ | 1.0 | 1. | .1 | pF | 8 | - 1. Typical values assume V<sub>DDA</sub> = 5 V, Temp = 25 °C, f<sub>ADCK</sub> = 40 MHz, R<sub>AS</sub>=20 Ω, and C<sub>AS</sub>=10 nF unless otherwise stated. Typical values are for reference only, and are not tested in production. - 2. For packages without dedicated V<sub>REFH</sub> and V<sub>REFL</sub> pins, V<sub>REFH</sub> is internally tied to V<sub>DDA</sub>, and V<sub>REFL</sub> is internally tied to V<sub>SS</sub>. To get maximum performance, reference supply quality should be better than SAR ADC. See application note AN5032 for details. - 3. Clock and compare cycle need to be set according to the guidelines mentioned in the Reference Manual. - 4. ADC conversion will become less reliable above maximum frequency. - 5. When using ADC hardware averaging, see the *Reference Manual* to determine the most appropriate setting for AVGS. - 6. Numbers based on the minimum sampling time of 275 ns. - 7. For guidelines and examples of conversion rate calculation, see the Reference Manual section 'Calibration function' - 8. Configuration used during the test to obtain this value is: - VDD=VDDA=VREFH=2.5 V, 2.7 V, 3 V, 5.5 V, (externally forced) - BUS CLK=48 MHz, ADC CLK=48MHz (FIRC Used), Calibration CLK=24MHz, Sample Time =14 Cyc, Averaging=32 - Resolution= 12 bit - Conversion Mode: Continuous Conversion - Channel: ADC0\_SE1 - Temperatures: -40C, 25C, 135C ## 10.3.4.1.2 12-bit ADC electrical characteristics #### NOTE - ADC performance specifications are documented using a single ADC. For parallel/simultaneous operation of both ADCs, either for sampling the same channel by both ADCs or for sampling different channels by each ADC, some amount of decrease in performance can be expected. Care must be taken to stagger the two ADC conversions, in particular the sample phase, to minimize the impact of simultaneous conversions. - On reduced pin packages where ADC reference pins are shared with supply pins, ADC analog performance characteristics may be impacted. The amount of variation will be directly impacted by the external PCB layout and hence care must be taken with PCB routing. See AN5426 for details - All accuracy numbers assume the ADC is calibrated with V<sub>REFH</sub>=V<sub>DDA</sub>=V<sub>DD</sub>, with the calibration frequency set to less than or equal to half of the maximum specified ADC clock frequency. Table 70. 12-bit ADC characteristics (2.7 V to 3 V) (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SS</sub>) <sup>1</sup> | Symbol | Description | Min. | Typ. <sup>2</sup> | Max. | Unit | Notes | |----------------------|----------------------------|------|-------------------|-------------------------------------|------------------|------------| | V <sub>DDA</sub> | Supply voltage | 2.7 | _ | 3 | V | | | I <sub>DDA_ADC</sub> | Supply current per ADC | _ | 0.6 | _ | mA | 3 | | SMPLTS | Sample Time | 275 | _ | Refer to the<br>Reference<br>Manual | ns | | | TUE <sup>4</sup> | Total unadjusted error | _ | ±4 | ±8 | LSB <sup>5</sup> | 6, 7, 8, 9 | | DNL | Differential non-linearity | _ | ±1.0 | _ | LSB <sup>5</sup> | 6, 7, 8, 9 | | INL | Integral non-linearity | _ | ±2.0 | _ | LSB <sup>5</sup> | 6, 7, 8, 9 | S32M2xx All information provided in this document is subject to legal disclaimers. - 1. This table is not applicable to S32M244. - 2. Typical values assume $V_{DDA}$ = 3 V, Temp = 25 °C, $f_{ADCK}$ = 40 MHz, $R_{AS}$ =20 $\Omega$ , and $C_{AS}$ =10 nF. - 3. The ADC supply current depends on the ADC conversion rate. - 4. Represents total static error, which includes offset and full scale error. - 5. $1 LSB = (V_{REFH} V_{REFL})/2^{N}$ - 6. The specifications are with averaging and in standalone mode only. Performance may degrade depending upon device use case scenario. When using ADC averaging, refer to the *Reference Manual* to determine the most appropriate settings for AVGS. - For ADC signals adjacent to V<sub>DD</sub>/V<sub>SS</sub> or XTAL/EXTAL or high frequency switching pins, some degradation in the ADC performance may be observed. - 8. All values guarantee the performance of the ADC for multiple ADC input channel pins. When using ADC to monitor the internal analog parameters, assume minor degradation. - 9. All the parameters in the table are given assuming system clock as the clocking source for ADC. Table 71. 12-bit ADC characteristics (3 V to 5.5 V)( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SS}$ ) | Symbol | Description | М | in. | Typ. <sup>1</sup> | Max. | Unit | Notes | |----------------------|----------------------------|---------|---------|---------------------|-------------------------------------|------------------|------------| | | | S32M242 | S32M244 | S32M242/<br>S32M244 | S32M242/<br>S32M244 | | | | $V_{DDA}$ | Supply voltage | 3 | 3.13 | _ | 5.5 | V | | | I <sub>DDA_ADC</sub> | Supply current per ADC | _ | _ | 1 | _ | mA | 2 | | SMPLTS | Sample Time | 275 | | _ | Refer to the<br>Reference<br>Manual | ns | | | TUE <sup>3</sup> | Total unadjusted error | _ | _ | ±4 | ±8 | LSB <sup>4</sup> | 5, 6, 7, 8 | | DNL | Differential non-linearity | _ | _ | ±0.7 | _ | LSB <sup>4</sup> | 5, 6, 7, 8 | | INL | Integral non-linearity | _ | _ | ±1.0 | _ | LSB <sup>4</sup> | 5, 6, 7, 8 | - 1. Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 40 MHz, R<sub>AS</sub>=20 Ω, and C<sub>AS</sub>=10 nF unless otherwise stated. - 2. The ADC supply current depends on the ADC conversion rate. - 3. Represents total static error, which includes offset and full scale error. - 4. $1 LSB = (V_{REFH} V_{REFL})/2^N$ - 5. The specifications are with averaging and in standalone mode only. Performance may degrade depending upon device use case scenario. When using ADC averaging, refer to the *Reference Manual* to determine the most appropriate settings for AVGS. - For ADC signals adjacent to V<sub>DD</sub>/V<sub>SS</sub> or XTAL/EXTAL or high frequency switching pins, some degradation in the ADC performance may be observed. - 7. All values guarantee the performance of the ADC for multiple ADC input channel pins. When using ADC to monitor the internal analog parameters, assume minor degradation. - 8. All the parameters in the table are given assuming system clock as the clocking source for ADC. NOTE • Due to triple bonding in lower pin packages like 64-LQFP degradation might be seen in ADC parameters. Table 72. Pin mapping | Pin name | TGATE purpose | |----------|--------------------| | PTE8 | CMP0_IN3 | | PTC3 | ADC0_SE11/CMP0_IN4 | | PTC2 | ADC0_SE10/CMP0_IN5 | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 72. Pin mapping...continued | Pin name | TGATE purpose | |----------|---------------| | PTD7 | CMP0_IN6 | | PTD6 | CMP0_IN7 | | PTD28 | ADC1_SE22 | | PTD27 | ADC1_SE21 | ## 10.3.4.2 CMP with 8-bit DAC electrical specifications Table 73. Comparator with 8-bit DAC electrical specifications for S32M242 series | Symbol | Description | Min. | Тур. | Max. | Unit | |-------------------|----------------------------------------------------|----------------------------------------|----------------------|------------------------------------------------------|------| | I <sub>DDHS</sub> | Supply current, High-speed mode <sup>1</sup> | | | 300 11 13 V <sub>DDA</sub> 25 40 200 300 2 3 400 | μA | | | -40 - 125 °C | _ | 230 | 300 | - | | I <sub>DDLS</sub> | Supply current, Low-speed mode <sup>1</sup> | | | | μΑ | | | -40 - 105 °C | _ | 6 | 11 | - | | | -40 - 125 °C | | 6 | 13 | | | $V_{AIN}$ | Analog input voltage | 0 | 0 - V <sub>DDA</sub> | $V_{DDA}$ | V | | V <sub>AIO</sub> | Analog input offset voltage, High-speed mode | | | | mV | | | -40 - 125 °C | -25 | ±1 | 25 | - | | V <sub>AIO</sub> | Analog input offset voltage, Low-speed mode | | | | mV | | | -40 - 125 ℃ | -40 | ±4 | 40 | | | t <sub>DHSB</sub> | Propagation delay, High-speed mode <sup>2</sup> | on delay, High-speed mode <sup>2</sup> | | ns | | | | -40 - 105 °C | _ | 35 | 200 | | | | -40 - 125 °C | | 35 | 300 | | | t <sub>DLSB</sub> | Propagation delay, Low-speed mode <sup>2</sup> | | | | μs | | | -40 - 105 °C | _ | 0.5 | 2 | | | | -40 - 125 ℃ | _ | 0.5 | 3 | | | t <sub>DHSS</sub> | Propagation delay, High-speed mode <sup>3</sup> | | | | ns | | | -40 - 105 ℃ | _ | 70 | 400 | | | | -40 - 125 ℃ | _ | 70 | 500 | | | t <sub>DLSS</sub> | Propagation delay, Low-speed mode <sup>3</sup> | | | | μs | | | -40 - 105 ℃ | _ | 1 | 5 | | | | -40 - 125 ℃ | _ | 1 | 5 | | | t <sub>IDHS</sub> | Initialization delay, High-speed mode <sup>4</sup> | | | | μs | Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. Table 73. Comparator with 8-bit DAC electrical specifications for S32M242 series...continued | Symbol | Description | Min. | Тур. | Max. | Unit | |--------------------|------------------------------------------------------|-------|------|------|------------------| | | -40 - 125 ℃ | _ | 1.5 | 3 | | | t <sub>IDLS</sub> | Initialization delay, Low-speed mode <sup>4</sup> | | | | μs | | | -40 - 125 ℃ | _ | 10 | 30 | | | V <sub>HYST0</sub> | Analog comparator hysteresis, Hyst0 | | | 1 | mV | | | -40 - 125 ℃ | _ | 0 | _ | | | V <sub>HYST1</sub> | Analog comparator hysteresis, Hyst1, High-speed mode | | | | mV | | | -40 - 125 ℃ | _ | 19 | 66 | | | | Analog comparator hysteresis, Hyst1, Low-speed mode | | | | | | | -40 - 125 ℃ | _ | 15 | 40 | | | V <sub>HYST2</sub> | Analog comparator hysteresis, Hyst2, High-speed mode | | | | mV | | | -40 - 125 ℃ | _ | 34 | 133 | | | | Analog comparator hysteresis, Hyst2, Low-speed mode | | | | | | | -40 - 125 ℃ | _ | 23 | 80 | | | V <sub>HYST3</sub> | Analog comparator hysteresis, Hyst3, High-speed mode | | | | mV | | | -40 - 125 ℃ | _ | 46 | 200 | | | | Analog comparator hysteresis, Hyst3, Low-speed mode | | | | | | | -40 - 125 ℃ | _ | 32 | 120 | | | I <sub>DAC8b</sub> | 8-bit DAC current adder (enabled) | | | | | | | 3.3V Reference Voltage | _ | 6 | 9 | μA | | | 5V Reference Voltage | _ | 10 | 16 | μΑ | | INL <sup>5</sup> | 8-bit DAC integral non-linearity | -0.75 | _ | 0.75 | LSB <sup>6</sup> | | DNL | 8-bit DAC differential non-linearity | -0.5 | _ | 0.5 | LSB <sup>6</sup> | | t <sub>DDAC</sub> | Initialization and switching settling time | _ | _ | 30 | μs | - 1. Difference at input > 200mV - 2. Applied $\pm$ (100 mV + V<sub>HYST0/1/2/3</sub>+ max. of V<sub>AIO</sub>) around switch point. 3. Applied $\pm$ (30 mV + 2 × V<sub>HYST0/1/2/3</sub>+ max. of V<sub>AIO</sub>) around switch point. - 4. Applied $\pm$ (100 mV + $V_{HYST0/1/2/3}$ ). - 5. Calculation method used: Linear Regression Least Square Method - 6. 1 LSB = $V_{reference}/256$ Table 74. Comparator with 8-bit DAC electrical specifications for S32M244 series | Symbol | Description | Min. | Тур. | Max. | Unit | | | | |-------------------|-------------------------------------------------|------|----------------------|-----------|------|--|--|--| | I <sub>DDHS</sub> | Supply current, High-speed mode <sup>1</sup> | | | | μA | | | | | | -40 - 125 °C | _ | 230 | 300 | | | | | | | -40 - 150 °C | | 230 | 300 | | | | | | I <sub>DDLS</sub> | Supply current, Low-speed mode <sup>1</sup> | | | | | | | | | | -40 - 105 °C | _ | 6 | 11 | | | | | | | -40 - 125 °C | | 6 | 13 | | | | | | | -40 - 150 ℃ | | 6 | 13 | | | | | | V <sub>AIN</sub> | Analog input voltage | 0 | 0 - V <sub>DDA</sub> | $V_{DDA}$ | V | | | | | V <sub>AIO</sub> | Analog input offset voltage, High-speed mode | | | | mV | | | | | | -40 - 125 ℃ | -25 | ±1 | 25 | | | | | | | -40 - 150 °C | -50 | ±1 | 50 | | | | | | V <sub>AIO</sub> | Analog input offset voltage, Low-speed mode | | | | mV | | | | | | -40 - 125 ℃ | -40 | ±4 | 40 | | | | | | | -40 - 150 ℃ | -50 | ±4 | 50 | | | | | | t <sub>DHSB</sub> | Propagation delay, High-speed mode <sup>2</sup> | | | | ns | | | | | | -40 - 105 °C | _ | 35 | 200 | | | | | | | -40 - 125 °C | | 35 | 300 | | | | | | | -40 - 150 ℃ | | 35 | 400 | | | | | | t <sub>DLSB</sub> | Propagation delay, Low-speed mode <sup>2</sup> | | | | μs | | | | | | -40 - 105 °C | _ | 0.5 | 2 | | | | | | | -40 - 125 °C | _ | 0.5 | 3 | | | | | | | -40 - 150 °C | _ | 0.5 | 3 | | | | | | t <sub>DHSS</sub> | Propagation delay, High-speed mode <sup>3</sup> | | | | ns | | | | | | -40 - 105 ℃ | _ | 70 | 400 | | | | | | | -40 - 125 ℃ | _ | 70 | 500 | | | | | | | -40 - 150 °C | _ | 70 | 600 | | | | | | t <sub>DLSS</sub> | Propagation delay, Low-speed mode <sup>3</sup> | | | | μs | | | | | | -40 - 105 °C | _ | 1 | 5 | | | | | | | -40 - 125 °C | | 1 | 5 | | | | | | | -40 - 150 °C | _ | 1 | 5 | | | | | Table continues on the next page... Table 74. Comparator with 8-bit DAC electrical specifications for S32M244 series...continued | Symbol | Description | Min. | Тур. | Max. | Unit | | | | | | |--------------------|------------------------------------------------------|------|------|------|------|--|--|--|--|--| | | -40 - 125 °C | _ | 1.5 | 3 | | | | | | | | | -40 - 150 °C | _ | 1.5 | 3 | | | | | | | | t <sub>IDLS</sub> | Initialization delay, Low-speed mode <sup>4</sup> | | | 1 | μs | | | | | | | | -40 - 125 °C | _ | 10 | 30 | | | | | | | | | -40 - 150 °C | _ | 10 | 30 | | | | | | | | V <sub>HYST0</sub> | Analog comparator hysteresis, Hyst0 | | | 1 | mV | | | | | | | | -40 - 125 ℃ | _ | 0 | _ | | | | | | | | | -40 - 150 ℃ | _ | 0 | _ | | | | | | | | V <sub>HYST1</sub> | Analog comparator hysteresis, Hyst1, High-speed mode | | | | mV | | | | | | | | -40 - 125 ℃ | _ | 19 | 66 | | | | | | | | | -40 - 150 °C | _ | 19 | 90 | | | | | | | | | Analog comparator hysteresis, Hyst1, Low-speed mode | | | | | | | | | | | | -40 - 125 °C | _ | 15 | 40 | | | | | | | | | -40 - 150 °C | _ | 15 | 40 | | | | | | | | V <sub>HYST2</sub> | Analog comparator hysteresis, Hyst2, High-speed mode | | 1 | 1 | mV | | | | | | | | -40 - 125 ℃ | _ | 34 | 133 | | | | | | | | | -40 - 150 ℃ | _ | 34 | 186 | | | | | | | | | Analog comparator hysteresis, Hyst2, Low-speed mode | | | | | | | | | | | | -40 - 125 °C | _ | 23 | 80 | | | | | | | | | -40 - 150 ℃ | _ | 23 | 80 | | | | | | | | V <sub>HYST3</sub> | Analog comparator hysteresis, Hyst3, High-speed mode | | | | mV | | | | | | | | -40 - 125 ℃ | _ | 46 | 200 | | | | | | | | | -40 - 150 °C | _ | 46 | 280 | | | | | | | | | Analog comparator hysteresis, Hyst3, Low-speed mode | | | | | | | | | | | | -40 - 125 ℃ | _ | 32 | 120 | | | | | | | | | -40 - 150 °C | _ | 32 | 120 | | | | | | | | I <sub>DAC8b</sub> | 8-bit DAC current adder (enabled) | | 1 | 1 | | | | | | | | | 3.3V Reference Voltage | _ | 6 | 9 | μΑ | | | | | | Table continues on the next page... S32M2vv Data Sheet Table 74. Comparator with 8-bit DAC electrical specifications for S32M244 series...continued | Symbol | Description | Min. | Тур. | Max. | Unit | | | | |-------------------|--------------------------------------------|--------------|------|------|------------------|--|--|--| | | 5V Reference Voltage | _ | 10 | 16 | μΑ | | | | | INL <sup>5</sup> | 8-bit DAC integral non-linearity | | | | | | | | | | -40 - 125 °C | -0.75 — 0.75 | | | | | | | | | -40 - 150 °C | -2 | _ | 2 | | | | | | DNL | 8-bit DAC differential non-linearity | -0.5 | _ | 0.5 | LSB <sup>6</sup> | | | | | t <sub>DDAC</sub> | Initialization and switching settling time | _ | _ | 30 | μs | | | | - 1. Difference at input > 200mV - 2. Applied $\pm$ (100 mV + V<sub>HYST0/1/2/3</sub>+ max. of V<sub>AIO</sub>) around switch point. - 3. Applied $\pm$ (30 mV + 2 × $V_{HYST0/1/2/3}$ + max. of $V_{AIO}$ ) around switch point. - 4. Applied $\pm$ (100 mV + $V_{HYST0/1/2/3}$ ). - 5. Calculation method used: Linear Regression Least Square Method - 6. 1 LSB = $V_{reference}/256$ #### NOTE For comparator IN signals adjacent to $V_{DD}/V_{SS}$ or XTAL/EXTAL or switching pins cross coupling may happen and hence hysteresis settings can be used to obtain the desired comparator performance. Additionally, an external capacitor (1nF) should be used to filter noise on input signal. Also, source drive should not be weak (Signal with < 50 K pull up/down is recommended). S32M2xx Figure 27. Typical hysteresis vs. V<sub>AIN</sub> (VDDA = 3.3 V, PMODE = 1) #### 10.3.5 Communication modules #### 10.3.5.1 LPUART electrical specifications Refer to General AC specifications for LPUART specifications. #### Supported baud rate Baud rate = Baud clock / ((OSR+1) \* SBR). For details, see LPUART chapter of the Reference Manual. ### 10.3.5.2 LPSPI electrical specifications The Low Power Serial Peripheral Interface (LPSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic LPSPI timing modes. - All timing is shown with respect to 20% $V_{DD}$ and 80% $V_{DD}$ thresholds. - All measurements are with maximum output load of 50 pF, input transition of 1 ns and pad configured with fastest slew setting (DSE = 1). | S32M2xx | Num | Symbol | Description | Conditions | nditions Run Mode <sup>2</sup> VLPR Mode (S32M242) | | | | | 42) | VLPR Mode (S32M244) | | | | Unit | | | |----------------------------------------------------------------------------|-----|-----------------------------------------------|------------------------------------------------|-------------------------------------------|----------------------------------------------------|-----|----------|-----|----------|-----|---------------------|-----|----------|------|----------|------|---------| | | ž | | | | 5.0 V IO | | 3.3 V IO | | 5.0 V IO | | 3.3 V IO | | 5.0 V IO | | 3.3 V IO | | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | | | f <sub>periph</sub> <sup>3 4</sup> Peripheral | Slave | - | 40 | - | 40 | - | 4 | - | 4 | - | 1 | - | 1 | МН | | | | | | Frequency | Master | - | 40 | - | 40 | - | 4 | - | 4 | - | 1 | - | 1 | Z | | | | | | Master<br>Loopback <sup>5</sup> | - | 40 | - | 48 | - | 4 | - | 4 | - | 1 | - | 1 | | | All inform | | | | Master<br>Loopback(slow | - | 48 | - | 48 | - | 4 | - | 4 | - | 1 | - | 1 | | | ation p | 1 | f <sub>op</sub> | Frequency<br>of operation | Slave | - | 10 | - | 10 | - | 2 | - | 2 | - | 0.5 | - | 0.5 | MH<br>z | | rovidec | | | | Master | - | 10 | - | 10 | - | 2 | - | 2 | - | 0.5 | - | 0.5 | | | in this doc | | | | Master<br>Loopback <sup>5</sup> | - | 20 | - | 12 | - | 2 | - | 2 | - | 0.5 | - | 0.5 | | | All information provided in this document is subject to legal disclaimers. | | | | Master<br>Loopback(slow | - | 12 | - | 12 | - | 2 | - | 2 | - | 0.5 | - | 0.5 | | | to legs | 2 | t <sub>SPSCK</sub> | SPSCK<br>period | Slave | 100 | - | 100 | - | 500 | - | 500 | - | - | 2000 | - | 2000 | ns | | al discle | | | | Master | 100 | - | 100 | - | 500 | - | 500 | - | - | 2000 | - | 2000 | | | aimers. | | | | Master<br>Loopback <sup>5</sup> | 50 | - | 83 | - | 500 | - | 500 | - | - | 2000 | - | 2000 | | | | | | | Master<br>Loopback(slow<br>) <sup>6</sup> | 83 | - | 83 | - | 500 | - | 500 | - | - | 2000 | - | 2000 | | | © 2025 NXP B.V. All | 3 | t <sub>Lead</sub> <sup>7</sup> | Enable lead<br>time (PCS to<br>SPSCK<br>delay) | Slave | - | - | - | - | - | - | - | - | - | - | - | - | ns | | Table 75. L | LPSPI electrical | specifications | continued | |-------------|------------------|----------------|-----------| |-------------|------------------|----------------|-----------| | <br> <br> | Num | <u>8</u> | Description | Conditions | | Run | Mode <sup>2</sup> | | VL | .PR Mode | e (S32M2 | 42) | \ | /LPR Mod | de (S32M | 244) | Ur | |-----------|-----|---------------------------------------|----------------------|-------------------------------------------|-------------------------------------|--------------|-------------------------------------|--------------|-------------------------------------|------------|------------------------------------|-------------------------|-------------------------------------|------------|-------------------------------------|------------|----| | | ž | Symbol | | | 5.0 | V IO | 3.3 | V IO | 5.0 | V IO | 3.3 | V IO | 5.0 V I | 0 | 3.3 V I | 0 | | | | | - | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | | Master | .25 | - | .25 | - | 50 | - | 50 | - | 15 | - | 15 | - | | | | | | | Master<br>Loopback <sup>5</sup> | I)*t <sub>periph</sub> - | | I)*tperiph | | I)*tperiph | | I)*tperiph | | *tperiph-1 | | *tperiph-1 | | | | | | | | Master<br>Loopback(slow<br>) <sup>6</sup> | (PCSSCK+1)*t <sub>periph</sub> -25 | | (PCSSCK+1)*tperiph-25 | | (PCSSCK+1)*tperiph-50 | | (PCSSCK+1)*t <sub>periph</sub> -50 | | (PCSSCK+1)*t <sub>periph</sub> -115 | | (PCSSCK+1)*tperiph-115 | | | | | 4 | t <sub>Lag</sub> 8 | Enable lag | Slave | - | - | - | - | - | - | - | - | - | - | - | - | n | | | | | time (After<br>SPSCK | Master | 25 | - | 25 | - | 50 | - | 50 | - | 15 | - | 15 | - | | | | | delay) Master Loopback <sup>5</sup> | | *tperiph | | *tperiph | | *tperiph | | *tperiph | | *tperiph-1 | | *tperiph-1 | | | | | | | | | Master<br>Loopback(slow<br>) <sup>6</sup> | (SCKPCS+1)*t <sub>periph</sub> - 25 | | (SCKPCS+1)*t <sub>periph</sub> - 25 | | (SCKPCS+1)*t <sub>periph</sub> - 50 | | (SCKPCS+1)*tperiph- | | (PCSSCK+1)*t <sub>periph</sub> -115 | | (PCSSCK+1)*t <sub>periph</sub> -115 | | | | | 5 | twspsck | Clock(SPSC | Slave | 2-3 | <del>ب</del> | 6-1 | <del>د</del> | 2-5 | 42 | 2-5 | +5 | 12 | 12 | 12 | 12 | n | | | | 9 | K) high or low time | Master | tspsck/2-3 | tspsck/2+3 | tspsck/2-3 | tspsck/2+3 | tspsck/2-5 | tspsck/2+5 | tspsck/2-5 | t <sub>SPSCK</sub> /2+5 | )K/2- | K/2+ | K/2- | K/2+ | | | | | | (SPSCK duty cycle) | Master<br>Loopback <sup>5</sup> | dS <sub>1</sub> | tsps | tsp. | tsps | tsp. | tsps | tsp. | tspe | SPSCK/2-12 | SPSCK/2+12 | SPSCK/2-12 | SPSCK/2+12 | | | | | | | Master<br>Loopback(slow | | | | | | | | | | | | | | | | 6 | t <sub>SU</sub> | Data setup | Slave | 3 | - | 5 | - | 18 | - | 18 | - | 55 | - | 55 | - | n | | | | | time(inputs) | Master | 29 | - | 38 | - | 72 | - | 78 | - | 145 | - | 145 | - | | | | | | | Master<br>Loopback <sup>5</sup> | 7 | - | 8 | - | 20 | - | 20 | - | 60 | - | 60 | - | | | Table 75. | LPSPI | electrical | specifications | continued | |-----------|-------|------------|----------------|-----------| |-----------|-------|------------|----------------|-----------| | Num | 00 | Description | Conditions | | Run N | √lode <sup>2</sup> | | VL | .PR Mode | (S32M2 | 42) | ' | /LPR Mod | de (S32M | 1244) | Ur | |-----|------------------|--------------------------------------|-------------------------------------------|-----|-------|--------------------|------|-----|----------|--------|------|-------|----------|----------|-------|----| | Ž | Symbol | | | 5.0 | V IO | 3.3 | V IO | 5.0 | V IO | 3.3 | V IO | 5.0 V | 0 | 3.3 V I | 0 | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | Master<br>Loopback(slow<br>) <sup>6</sup> | 8 | - | 10 | - | 20 | - | 20 | - | 61 | - | 61 | - | | | 7 | t <sub>HI</sub> | Data hold | Slave | 3 | - | 3 | - | 14 | - | 14 | - | 27 | - | 27 | - | ns | | | | time(inputs) | Master | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | | | | | | Master<br>Loopback <sup>5</sup> | 3 | - | 3 | - | 11 | - | 11 | - | 26 | - | 26 | - | | | | | | Master<br>Loopback(slow<br>) <sup>6</sup> | 3 | - | 3 | - | 12 | - | 12 | - | 20 | - | 20 | - | | | 8 | t <sub>a</sub> | Slave access time | Slave | - | 50 | - | 50 | - | 100 | - | 100 | - | 180 | - | 180 | ns | | 9 | t <sub>dis</sub> | Slave MISO<br>(SOUT)<br>disable time | Slave | - | 50 | - | 50 | - | 100 | - | 100 | - | 180 | - | 180 | ns | | 10 | t <sub>v</sub> | Data valid | Slave | - | 30 | - | 39 | - | 92 | - | 96 | - | 190 | - | 190 | ns | | | | (after<br>SPSCK | Master | - | 12 | - | 16 | - | 47 | - | 48 | - | 113 | - | 113 | | | | | edge) | Master<br>Loopback <sup>5</sup> | - | 12 | - | 16 | - | 47 | - | 48 | - | 112 | - | 112 | | | | | | Master<br>Loopback(slow<br>) <sup>6</sup> | - | 8 | - | 10 | - | 44 | - | 44 | - | 99 | - | 99 | | | 11 | t <sub>HO</sub> | Data hold | Slave | 4 | - | 4 | - | 4 | - | 4 | - | 4 | - | 4 | - | ns | | | | time(outputs | Master | -15 | - | -22 | - | -22 | - | -29 | - | -30 | - | -30 | - | | | | | )<br>M | Master<br>Loopback <sup>5</sup> | -10 | - | -14 | - | -14 | - | -19 | - | -19 | - | -19 | - | | All information provided in this document is subject to legal disclaimers Product Data Sheet | 2x | Num | loq | Description | Conditions | | Run N | ∕lode <sup>2</sup> | | VL | .PR Mode | (S32M2 | 42) | V | LPR Mod | le (S32M2 | 244) | Unit | |-------------------------------------------------------------------------|-----|--------------------|-------------|-------------------------------------------|-----|-------|--------------------|------|-----|----------|--------|------|---------|---------|-----------|------|------| | | Ž | Symbol | | | 5.0 | V IO | 3.3 | V IO | 5.0 | V IO | 3.3 | V IO | 5.0 V I | ) | 3.3 V IC | ) | | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | | Master<br>Loopback(slow | -15 | - | -22 | - | -21 | - | -27 | - | -30 | - | -30 | - | | | | 12 | t <sub>RI/FI</sub> | Rise/Fall | Slave | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | ns | | | | | time input | Master | - | | - | | - | | - | | - | | - | | | | All inform | | | | Master<br>Loopback <sup>5</sup> | - | | - | | - | | - | | - | | - | | | | ation provided in | | | | Master<br>Loopback(slow<br>) <sup>6</sup> | - | | - | | - | | - | | - | | - | | | | n this d | 13 | t <sub>RO/FO</sub> | Rise/Fall | Slave | - | 25 | - | 25 | - | 25 | - | 25 | - | 25 | - | 25 | ns | | ocume | | | time output | Master | - | | - | | - | | - | | - | | - | | | | nt is subject | | | | Master<br>Loopback <sup>5</sup> | - | | - | | - | | - | | - | | - | | | | All information provided in this document is subject to legal disclaime | | | | Master<br>Loopback(slow | - | | - | | - | | - | | - | | - | | | - Trace length should not exceed 11 inches for SCK pad when used in Master loopback mode. - 2. While transitioning from HSRUN mode to RUN mode, LPSPI output clock should not be more than 14 MHz. - f<sub>periph</sub> = LPSPI peripheral clock - $t_{periph} = 1/f_{periph}$ - 5. Master Loopback mode In this mode LPSPI\_SCK clock is delayed for sampling the input data which is enabled by setting LPSPI\_CFGR1[SAMPLE] bit as 1. Clock pads used are PTD15 and PTE0. Applicable only for LPSPI0. - 6. Master Loopback (slow) In this mode LPSPI SCK clock is delayed for sampling the input data which is enabled by setting LPSPI CFGR1[SAMPLE] bit as 1. Clock pad used is PTB2. Applicable only for LPSPI0. - 7. Set the PCSSCK configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where PCSSCK ranges from 0 to 255. - Set the SCKPCS configuration bit as 0, for a minimum of 1 delay cycle of LPSPI baud rate clock, where SCKPCS ranges from 0 to 255. - 9. While selecting odd dividers, ensure Duty Cycle is meeting this parameter. - 1. If configured as an output. - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 30. LPSPI master mode timing (CPHA = 0) - 1.If configured as output - 2. LSBF = 0. For LSBF = 1, bit order is LSB, bit 1, ..., bit 6, MSB. Figure 31. LPSPI master mode timing (CPHA = 1) #### 10.3.5.3 LPI2C electrical specifications See General AC specifications for LPI2C specifications. For supported baud rate see section 'Chip-specific LPI2C information' of the Reference Manual. ## 10.3.5.4 FlexCAN electical specifications For supported baud rate, see section 'Protocol timing' of the Reference Manual. ## 10.3.5.5 Clockout frequency Maximum supported clock out frequency for this device is 20 MHz ## 10.3.6 Debug modules ## 10.3.6.1 SWD electrical specofications | | | /mbol Description | | Run Mode | | | | PR Mode | VLPR Mode (S32M244) | | | | Unit | | | |----------------------------------------------------------------------------|-----|-------------------------------------------------|----------|----------|----------|----------|----------|----------|---------------------|----------|----------|--------|----------|--------|----| | | | | 5.0 V IO | | 3.3 V IO | | 5.0 V IO | | 3.3 V IO | | 5.0 V IO | | 3.3 V IO | | | | | | | Min. | Мах. | Min | Мах. | Min. | Мах. | Min. | Мах. | Min. | Мах. | Min. | Мах. | | | | S1 | SWD_CLK frequency of operation | - | 25 | - | 25 | - | 10 | - | 10 | - | 1 | - | 1 | МН | | | S2 | SWD_CLK cycle period | 1/S1 | - | 1/S1 | - | 1/S1 | - | 1/S1 | - | 1/S1 | - | 1/S1 | - | ns | | All information provided in this document is subject to legal disclaimers. | S3 | SWD_CLK clock pulse width | S2/2 - 5 | S2/2 + 5 | S2/2 - 5 | S2/2 + 5 | S2/2 - 5 | S2/2 + 5 | S2/2 - 5 | S2/2 + 5 | S2/2-5 | S2/2+5 | S2/2-5 | S2/2+5 | ns | | provid | S4 | SWD_CLK rise and fall times | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | ns | | ed in this do | S9 | SWD_DIO input data setup time to SWD_CLK rise | 4 | - | 4 | - | 16 | - | 16 | - | 30 | - | 30 | - | ns | | cument is s | S10 | SWD_DIO input data hold time after SWD_CLK rise | 3 | - | 3 | - | 10 | - | 10 | - | 19 | - | 19 | - | ns | | subject to le | S11 | SWD_CLK high to SWD_DIO data valid | - | 28 | - | 38 | - | 70 | - | 77 | - | 180 | - | 180 | ns | | gal disclaim | S12 | SWD_CLK high to<br>SWD_DIO high-Z | - | 28 | - | 38 | - | 70 | - | 77 | - | 180 | - | 180 | ns | | 98 | S13 | SWD_CLK high to SWD_DIO data invalid | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns | 10.3.6.2 JTAG electrical specifications | Table 77 | . JTAG | electrical | specifications | |----------|--------|------------|----------------| |----------|--------|------------|----------------| | S32M2xx | Symbol | Description | | Run | Mode | | V | LPR Mode | (S32M24 | 12) | V | LPR Mod | e (S32M2 | 244) | Uni | |----------------------------------------------------------------------------|--------|----------------------------------------------------|------|--------|--------|--------|------|----------|---------|--------|------|---------|----------|--------|-----| | | | | 5. | 0 V IO | 3.3 | V IO | 5.0 | V IO | 3.3 | V IO | 5.0 | V IO | 5.0 | V IO | | | | | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min | Max | Min | Max | ( | | | JI | TCLK frequency of operation | | | | | | ' | | | | | | | MH: | | | | Boundary Scan | - | 20 | - | 20 | - | 10 | - | 10 | - | 1 | - | 1 | | | | | JTAG | - | 20 | - | 20 | - | 10 | - | 10 | - | 1 | - | 1 | | | | J2 | TCLK cycle period | 1/JI | - | 1/JI | - | 1/JI | - | 1/JI | - | 1/J1 | - | 1/J1 | - | ns | | ≥ | J3 | TCLK clock pulse width | | 1 | | | | | | | | | | | ns | | inform | | Boundary Scan | - 5 | + 5 | 5 | + 22 | - 5 | + | - 5 | + 2 | - 5 | + | - 5 | + 2 | | | ation prov | | JTAG | J2/2 | J2/2 + | J2/2 . | J2/2 + | J2/2 | J2/2 + | J2/2 | J2/2 + | 32/2 | J2/2 + | J2/2 | J2/2 + | | | ded in | J4 | TCLK rise and fall times | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | - | 1 | ns | | this docum | J5 | Boundary scan input data setup time to TCLK rise | 5 | - | 5 | - | 15 | - | 15 | - | 23 | - | 23 | - | ns | | ent is subje | J6 | Boundary scan input data hold time after TCLK rise | 5 | - | 5 | - | 8 | - | 8 | - | 20 | - | 20 | - | ns | | All information provided in this document is subject to legal disclaimers. | J7 | TCLK low to boundary scan output data valid | - | 28 | - | 32 | - | 80 | - | 80 | - | 184 | - | 184 | ns | | sclaimers. | J8 | TCLK low to boundary scan output data invalid | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | | | | J9 | TCLK low to boundary scan output high-Z | - | 28 | - | 32 | - | 80 | - | 80 | - | 184 | - | 184 | ns | | | J10 | TMS, TDI input data setup time to TCLK rise | 3 | - | 3 | - | 15 | - | 15 | - | 23 | - | 23 | - | ns | | © 2025 NXP B.V. All rights reserved. | J11 | TMS, TDI input data hold time after TCLK rise | 2 | - | 2 | - | 8 | - | 8 | - | 20 | - | 20 | - | ns | | B.V. A | J12 | TCLK low to TDO data valid | - | 28 | - | 32 | - | 80 | - | 80 | - | 184 | - | 184 | ns | | II rights | J13 | TCLK low to TDO data invalid | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | 0 | - | ns | | lesel ( | J14 | TCLK low to TDO high-Z | _ | 28 | _ | 32 | _ | 80 | _ | 80 | _ | 184 | _ | 184 | ns | S32M2vv Data Sheet Figure 37. Boundary scan (JTAG) timing #### 10.4 Thermal attributes # 10.4.1 General notes for specifications at maximum junction temperature An estimation of the chip junction temperature, T<sub>J</sub>, can be obtained from this equation: $$T_J = T_A + (R_{\theta JA} \times P_D)$$ where: - T<sub>A</sub> = ambient temperature for the package (°C) - R<sub>θJA</sub> = junction to ambient thermal resistance (°C/W) - P<sub>D</sub> = power dissipation in the package (W) The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on a board with internal plane (2s2p) is usually appropriate if the board has low power dissipation and the components are well separated. To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter $(\Psi_{JT})$ can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using this equation: $$T_J = T_T + (\Psi_{JT} \times P_D)$$ where: - T<sub>T</sub> = thermocouple temperature on top of the package (°C) - $\Psi_{JT}$ = thermal characterization parameter (°C/W) - P<sub>D</sub> = power dissipation in the package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the S32M2xx All information provided in this document is subject to legal disclaimers. package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. ## 11 Thermal Characteristics Table 78. Thermal characteristics | Rating | Board Type <sup>1</sup> | Symbol | S32M242<br>S32M241 | S32M244<br>S32M243 | S32M276<br>S32M274 | Unit | |-------------------------------------------------------------------------------|-------------------------|-----------------|--------------------|--------------------|--------------------|------| | Junction to Ambient Thermal Resistance <sup>2, 3</sup> | JESD51-7,<br>2s2p | $R_{\theta JA}$ | 29 | 29.2 | 26.5 | °C/W | | Junction-to-Top of Package Thermal Characterization Parameter <sup>2, 3</sup> | JESD51-7,<br>2s2p | $\Psi_{ m JT}$ | 8.1 | 8.3 | 6.5 | °C/W | - 1. Thermal test board meets JEDEC specification for this package (JESD51-7). - 2. Determined in accordance to JEDEC JESD51-2A natural convection environment. Thermal resistance data in this report is solely for a thermal performance comparison of one package to another in a standardized specified environment. It is not meant to predict the performance of a package in an application-specific environment. - 3. For more effective thermal management, consult the Power Dissipation Tool. Contact your NXP sales representative for further information. # 12 Package The S32M is offered in the following package types. Table 79. Packaging | Package type | Document number | |--------------|-----------------| | 64LQFP_EP | 98ASA10763D | NOTE To find a package drawing, go to http://www.nxp.com and perform a keyword search for the drawing's document number or see below figures. © NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED. ELECTRONIC VERSIONS ARE UNCONTROLLED EXCEPT WHEN ACCESSED DIRECTLY FROM THE DOCUMENT CONTROL REPUSITORY. PRINTED VERSIONS ARE UNCONTROLLED EXCEPT WHEN STAMPET "CONTROLLED COPY" IN RED. # MECHANICAL DUTLINE DD NDT SCALE THIS DRAWING #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994. $\stackrel{\textstyle extstyle extstyle$ $\stackrel{\textstyle \wedge}{4}$ dimensions to be determined at seating plane c. DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED THE MAXIMUM DIMENSION BY MORE THAN 0.08 MM. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSION AND ADJACENT LEAD OR PROTRUSION 0.07 MM. DIMENSIONS DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. DIMENSIONS ARE MAXIMUM PLASTIC BODY SIZE DIMENSIONS INCLUDING MOLD MISMATCH. A EXACT SHAPE OF EACH CORNER IS OPTIONAL. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 MM AND 0.25 MM FROM THE LEAD TIP. A HATCHED AREA REPRESENTS POSSIBLE MOLD FLASH ON EXPOSED PAD. 10. KEEP OUT ZONE REPRESENTS AREA ON PCB THAT MUST NOT HAVE ANY EXPOSED METAL (EG. TRACE/VIA) FOR PCB ROUTING DUE TO THE POSSIBILITY OF SHORTING TO TIE BAR/EXPOSED PAD. Figure 45. Package drawing notes # 13 Revision history The following table lists the changes in this document. #### Rev 8, Feb 2025 - In section "ESD and Latch-up Protection Characteristics" extended footnote "Pins stressed to reference group containing all ground and supply pins, emulating the application circuit.". - In section "GDU electrical specifications" updated values of ADIVlow3p3\* and corresponding footnotes. - In section "Temperature Sensor" moved a footnote to top of table "The temperature sensor measures the....". - · In section "LPSPI" included inclusive terms to replace Master/Slave with Controller/Peripheral. - · In section "Thermal Characteristics" added footnote "For more effective thermal management, consult the...". #### Rev 7, Dec 2024 - · Updated ordering information to remove 8 MB. - Added/updated IDD power consumption for S32M242/1 devices. - In section "FXOSC" added typ transconductance value as 14.04 mA/V. #### Rev 6, Aug 2024 - Updated datasheet classication as "Technical data" for S32M276 devices. - In S32M27x block diagram, removed LPSPI2 and changed AMPP and AMPM to AMPP0 and AMPM0 respectively. - In section "GPIO DC electrical specifications, 5.0V (4.5V 5.5V)" deleted a redundant sentence "Hysteresis spec does not apply to fast pad". - In section "PMC Electrical Specifications" updated condition of "V\_VDD\_3Vmode" to delete a redundant setting and updated VDDC condition. #### Rev 5, Jul 2024 - Updated datasheet classication as "Technical data" for S32M244 devices. - In section "IDD current consumption and modes" added VSUP=12V to DEEP\_SLEEP modes. - In section "PMC Electrical Specifications" updated conditions of "IVDD\_LD\_FP", "V\_VDD\_5Vmode", "V\_VDD\_3Vmode" and VDDC. Also removed the condition from VREF\_FRO\_FREQ - Updated thermal characteristics for S32M244/43. #### Rev 4, Jul 2024 In section "ESD and Latch-up Protection Characteristics" changed VCDM from +/-500 to +/-250 and applied to all pins and updated footnote "This parameter is tested in conformity with AEC-Q100-011D, classification C1" and removed VCDM spec for corner pins. Table continues on the next page... S32M2xx All information provided in this document is subject to legal disclaimers. #### Rev 4, Jul 2024 - · Updated IDD current consumption and block diagram. - In section "PMC Electrical Specifications" updated condition for V\_VDD\_5Vmode and V\_VDD\_3Vmode to change setting for sel5V\_3V3b. - In section "High Voltage Input" updated VM\_LBI1D from 6.5 to 6.7 volts. - In section "CANPHY Electrical Specifications", - updated td(TXDL-RXDL) and td(TXDH-RXDH) from 190 to 210 ns. - updated td(TXD-busdom) and td(TXD-busrec) from 80 to 90 ns. - In section "LINPHY Electrical Specifications": - updated condition for IBUS\_PAS\_rec - Added IBUS\_PAS\_rec\_ext. - · In section "DPGA Electrical Specifications" - Deleted footnote from VIN. - added "+" sign to max value of Ilscs\_os\_drift to maintain consistency. - updated condition of tdelay\_cmp. - · In section "GDU Electrical Specifications" - updated footnotes for ADIVlow\* and ADIVhigh\*. - footnote added to IDRV\_STEP\_\* as "These values does not apply to the pre-production..." - In section "Temperature Monitor Electrical Specifications", TTSENS\_acc\_offset is updated from +/- 2 to +/-2.5 C. - In section "GPIO DC electrical specifications, 5 and 3.3 V" - updated ILKG\* values - updated trace length and related figure - Added footnotes - In section "GPIO Output AC Specification, 5 and 3.3V" updated rise fall times and added footnotes. - · In section "FXOSC" - updated CLKIN\_VIL\_EXTAL\_BYPASS changed max from vref-0.5 to vref-1 - updated CLKIN\_VIH\_EXTAL\_BYPASS changed min from vref+0.5 to vref+1 - In section "PLL" updated footnotes and FPLL\_out min updated to 25 MHz. - In section "LPSPI" removed spec number 12 and updated register name in footnote. #### Rev 3, Oct 2023 - Updated S32M27x block diagram. - · Updated ordering information. - In section "Absolute maximum ratings", updated footnote "For S32M24x devices, VDD\_AE10, VDD...". - In section "Thermal operating characteristics" deleted storage temperature range. Table continues on the next page... rable commutee on the next page. #### Rev 3, Oct 2023 - In section "PMC Electrical Specifications": - Limits and condition updated for V\_VDD\_5Vmode, VDD\_REG\_DYN, and VDDC. - Condition updated for V\_VDD\_3Vmode, IVDD\_LD\_FP, and IVDD\_LD\_LP. - In section "Voltage Monitors in Application Extension PMC" updated VDD\_OV1 max to 5.55V and VDDC\_UV max to 4.9V. - In section "Application Extension IO DC electrical specifications", updated max IO\_VDDE\_IOCD from 100 to 175 mA - In section "42 MHz RC Oscillator electrical specifications" updated fosc. - In section "CANPHY Electrical Specifications" added tbit(bus) and delta-trec parameters. - · Updated "DPGA Electrical Specifications". - In section "Temperature Monitor Electrical Specifications" - added TTSENSE\_\* parameters for different temperature ranges and updated TOT\_1. - updated TTSENS\_acc\_offset limit to +/-2 C and added clarification about different instances of temp monitor "There are two temperature sensors, one instance located in vicinity of...". - · Added section "Supply Diagnosis". - In section "LPSPI" updated specification and diagrams to represent voltage measurment at 50% and updated symbol for "Data hold time (inputs)" from tHO to tHI. - · In section "DPGA Electrical Specifications" clarified VIN in the footnote. - · In section "GDU", clarified VIN and updated respective footnotes. - In comparator sections of both S32M24x and S32M27x, changed VIN level to corresponding parameter, VAIN. - In section LPUART section of S32M24x, reffered to LPUART chapter. - · Added package drawings. #### Rev 3 DraftA, May 2023 - In "Block diagram" added introduction to explain the diagram. - In feature comparison changed "Flash with ECC protection" to "Program flash memory" and "Data flash" to "Flash memory". - · Updated Ordering information to remove TBDs. - · In section "Absolute maximum ratings", - changed the description of VHSx and VLSx from 1us to 100ns. - updated footnote attached to VHGx and VLGx. - In section "Application Extension IO DC electrical specifications" changed CJTAG to AMPOUT and updated IO\_VDDE\_IOCD from 100 to 175 mA. - · In section "High Voltage Module (HVM)": - updated HVM\_AIM limit from +/-4 to +/-5% for ratio 2, 7, 11, 16 as mentioned in the condition which is also updated (was 40°C <= Tj<=125°C)</p> Table continues on the next page... #### Rev 3 DraftA, May 2023 - updated HVM\_AIM condition from 125°C < Tj to Ratio 1. - updated VM\_LBI1H, VM\_LBI2H and VM\_LBI3H from 0.6 to 0.8V - updated VM\_HBI1H and VM\_HBI2H from 1 to 1.35V. - updated VM HBI2A min from 24 to 23.5 V. - In section "CANPHY Electrical Specifications", tdom,TXD symbol updated to tCPTXDDT. - In section "GDU Electrical Specifications", is updated thouroghly. - In section "Temperature Monitor Electrical Specifications" mentioned it is AE on-die temperature sensor. - In section "SAR ADC" updated leading sentence and added footnote to TUE with condition "without adjacent pincurrent injection". - In section "SAR ADC" updated figure "SAR ADC Input Circuit" to update ADC supply from VREFH to VDD\_HV\_A. - In section "Low Power Comparator (LPCMP)": - updated description of tDDAC from "DAC Initialization and switchingsettling time" to "DAC Initialization time" - updated footnote attached to TDHSS. - changed ACMP0 to LPCMP0. - In section "Temperature Sensor" mentioned it is MCU on -die temperature sensor. - · In section "Fast External Oscillator (FXOSC)", - added Oscillator Analog circuit supply current for ALC disabled and added specifications related to Input clock low/high level in bypass mode. - removed a note "To improve the FXOSC jitter & duty...". - In section "PLL" added sentence "Jitter values specified in this table are applicable for FXOSC reference clock input only" and updated footnote to cyclic jitter specification to mention "Accumulated jitter specification is not valid with SSCG". - Updated "Thermal attributes" section thoroughly. #### Rev 2.1, Jan 2023 · Updated S32M27x block diagram. #### Rev 2, Jan 2023 - · Updated block diagrams and feature comparison. - · Added "ordering information". - · In section "Voltage and current operating requirements", changed Vramp\_fast from 32 to 100V/ms. - In section "ESD and Latch-up Protection Characteristics", added new footnote and added it to VHBM (CANH and CANL pins). Also attached footnote 3 to VHBM (LIN and HVI0 pins). - In table "IDD modes" removed VLPR mode column and PDB row and updated FlexTimer to PWM (FTM/eMIOS). Table continues on the next page... #### Rev 2, Jan 2023 - In section "PMC Electrical Specifications", for CVLS, CVDD and CVDDC added typical value as 2.2 or 4.7 uF and removed LIN specifications. - Updated section name from "High Voltage Input" to "High Voltage Module (HVM) electrical specifications". - In section "Application Extension IO DC electrical specifications", updated supply names and added specification "IO\_RESET\_NOT\_FILTERED\_PULSE". - In section "High Voltage Input", updated symbols HVM\_AIM and deleted HVM\_VTHT33. - · In section "CANPHY Electrical Specifications", - deleted I(VSUP)\_CANPHY\_wakeup, "tdom,bus" and VO(diff)\_dom with RL=50 to 60 ohm. - Updated min from 1.4 to 1.5 V and max from 3.3 to 3 V for VO(diff)\_dom with condition RL=45 to 70 ohm. - Updated min from -50 to -500 mV for VO(diff)\_rec (Normal mode). - For "IO(sc)|", updated condition. - In "LINPHY Electrical Specifications" deleted ΔIVSUP\_LIN\_wup". - Updated symbols, conditions and footnotes in "GPIO DC electrical specifications, 3.3V Range (2.97V 3.63V)" and "GPIO DC electrical specifications, 5.0V (4.5V - 5.5V)" sections. - In section "Fast External Oscillator (FXOSC)" added EXTAL\_SWING\_PP and VSB specifications. | Rev ' | 1, Au | g 2022 | |-------|-------|--------| |-------|-------|--------| · Initial release. # Legal information #### Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - 2] The term 'short data sheet' is explained in section "Definitions". - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>. #### **Definitions** **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. Suitability for use in automotive applications (functional safety) — This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application. **NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products. #### **Trademarks** Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. **NXP** — wordmark and logo are trademarks of NXP B.V. # **Contents** | 1 | About the document2 | 9.5.3 | Temperature Sensor | 62 | |--------------|----------------------------------------------------|----------|----------------------------------------------|--------| | 2 | Introduction2 | 9.5.4 | Supply Diagnosis | 62 | | 3 | Block diagram2 | 9.6 | Clocking modules | 63 | | 4 | Feature comparison4 | 9.6.1 | FIRC | 63 | | 5 | Ordering information8 | 9.6.2 | SIRC | 63 | | 6 | General9 | 9.6.3 | FXOSC | 63 | | 6.1 | Absolute maximum ratings9 | 9.6.4 | PLL | 65 | | 6.2 | Voltage and current operating requirements 13 | 9.7 | Communication modules | 66 | | 6.3 | Thermal operating characteristics | 9.7.1 | LPSPI | 66 | | 6.4 | ESD and Latch-up Protection Characteristics 16 | 9.7.2 | I2C | 71 | | 7 | IDD current consumption and modes17 | 9.7.3 | FlexCAN characteristics | 71 | | 8 | Application extension electrical specifications19 | 9.7.4 | LPUART specifications | 71 | | 8.1 | Power management | 9.8 | Debug modules | 71 | | 8.1.1 | PMC Electrical Specifications19 | 9.8.1 | JTAG electrical specifications | 71 | | 8.1.2 | Voltage Monitors in Application Extension PMC21 | 9.8.2 | SWD electrical specifications | 73 | | 8.2 | I/O Parameters21 | 10 | S32M24x MCU electrical specifications | | | 8.2.1 | Application Extension IO DC electrical | 10.1 | General | | | | specifications21 | 10.1.1 | LVR, LVD and POR operating requirements | 75 | | 8.2.2 | High Voltage Input23 | 10.1.2 | Power mode transition operating behaviors. | | | 8.3 | 42 MHz RC Oscillator electrical specifications. 27 | 10.2 | I/O parameters | | | 8.4 | CANPHY Electrical Specifications27 | 10.2.1 | AC electrical characteristics | 78 | | 8.5 | LINPHY Electrical Specifications30 | 10.2.2 | General AC specifications | 78 | | 8.6 | DPGA Electrical Specifications | 10.2.3 | DC electrical specifications at 3.3 V Range | 79 | | 8.7 | GDU Electrical Specifications36 | 10.2.4 | DC electrical specifications at 5.0 V Range | | | 8.8 | Temperature Monitor Electrical Specifications. 41 | 10.2.5 | AC electrical specifications at 3.3 V range | 83 | | 9 | S32M27x MCU electrical specifications 42 | 10.2.6 | AC electrical specifications at 5 V range | | | 9.1 | Glitch Filter42 | 10.2.7 | Standard input pin capacitance | 85 | | 9.2 | Power management42 | 10.2.8 | Device clock specifications | 86 | | 9.2.1 | Supply Monitoring42 | 10.3 | Peripheral operating requirements and beha | aviors | | 9.3 | I/O parameters43 | | | 86 | | 9.3.1 | GPIO DC electrical specifications, 3.3V Range | 10.3.1 | System modules | 86 | | | (2.97V - 3.63V)43 | 10.3.2 | Clock interface modules | 87 | | 9.3.2 | GPIO DC electrical specifications, 5.0V (4.5V - | 10.3.2.1 | External System Oscillator electrical | | | | 5.5V)46 | | specifications | 87 | | 9.3.3 | 3.3V (2.97V - 3.63V) GPIO Output AC | 10.3.2.2 | External System Oscillator frequency | | | | Specification49 | | specifications | 89 | | 9.3.4 | 5.0V (4.5V - 5.5V) GPIO Output AC Specification | 10.3.2.3 | System Clock Generation (SCG) specification | ns89 | | | 51 | 10.3.2.4 | Low Power Oscillator (LPO) electrical | | | 9.4 | Flash memory specification52 | | specifications | 91 | | 9.4.1 | Flash memory program and erase specifications | 10.3.2.5 | SPLL electrical specifications | 91 | | | 52 | 10.3.3 | Memory and memory interfaces | 91 | | 9.4.2 | Flash memory Array Integrity and Margin Read | 10.3.3.1 | Flash memory module (FTFC/FTFM) electric | cal | | | specifications53 | | specifications | 91 | | 9.4.3 | Flash memory module life specifications53 | 10.3.4 | Analog modules | 96 | | 9.4.3.1 | Data retention vs program/erase cycles54 | 10.3.4.1 | ADC electrical specifications | 96 | | 9.4.4 | Flash memory AC timing specifications 54 | 10.3.4.2 | CMP with 8-bit DAC electrical specifications | 101 | | 9.4.5 | Flash memory read timing parameters55 | 10.3.5 | Communication modules | 107 | | | Analog modules56 | 10.3.5.1 | LPUART electrical specifications | 107 | | 9.5 | ,a. 9 a a a a a a a a a a a a a a | | | | | 9.5<br>9.5.1 | SAR_ADC56 | 10.3.5.2 | LPSPI electrical specifications | 107 | S32M2xx S32M2vv Data Sheet | 10.3.5.4 | FlexCAN electical specifications 114 | 10.4.1 | General notes for specifications at maximum | า | |----------|--------------------------------------|--------|---------------------------------------------|-------| | 10.3.5.5 | Clockout frequency114 | | junction temperature | 119 | | 10.3.6 | Debug modules114 | 11 | Thermal Characteristics | . 120 | | 10.3.6.1 | SWD electrical specofications114 | 12 | Package | . 120 | | 10.3.6.2 | JTAG electrical specifications 116 | 13 | Revision history | 128 | | 10 4 | Thermal attributes 119 | | Legal information | 133 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © 2025 NXP B.V. All rights reserved. For more information, please visit: https://www.nxp.com Date of release: 27 February 2025 Document identifier: S32M2xx